IEICE Technical Committee Submission System
Advance Program
Online Proceedings
[Sign in]
Tech. Rep. Archives
 Go Top  Go Back   / [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


Technical Committee on Reconfigurable Systems (RECONF) [schedule] [select]
Chair Moritoshi Yasunaga (Univ. of Tsukuba)
Vice Chair Shorin Kyo (Renesas), Minoru Watanabe (Shizuoka Univ.)
Secretary Nobuya Watanabe (Okayama Univ.), Yutaka Yamada (Toshiba)
Assistant Yoshiki Yamaguchi (Univ. of Tsukuba)

Conference Date Tue, Sep 18, 2012 09:30 - 17:20
Wed, Sep 19, 2012 09:00 - 15:30
Topics Reconfigurable Systems, etc. 
Conference Place Epock Ritsumei 21, Ritsumeikan Univ. 
Address 1-1-1 Noji-higashi, Kusatsu Shiga 525-8577 JAPAN
Transportation Guide http://www.ritsumei.ac.jp/eng/
Contact
Person
Prof. Tomonori IZUMI
Copyright
and
reproduction
All rights are reserved and no part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopy, recording, or any information storage and retrieval system, without permission in writing from the publisher. Notwithstanding, instructors are permitted to photocopy isolated articles for noncommercial classroom use without fee. (License No.: 10GA0019/12GB0052/13GB0056/17GB0034/18GB0034)

Tue, Sep 18 AM 
09:30 - 10:45
(1) 09:30-09:55 FPGA-based video stabilisation RECONF2012-24 Toru Yabuki, Yoshiki Yamaguchi, Yuetsu Kodama (Univ. of Tsukuba)
(2) 09:55-10:20 A development of trafic-sign recognition system by using vector processor Venice RECONF2012-25 Yoshiya Sugita, Tomoki Tomisawa, Masahiro Fukui (Ritsumeikan Univ.)
(3) 10:20-10:45 JPEG encoder design improvement and its evaluation for Dynamic Reconfigurable Circuit RECONF2012-26 Hajime Sawano, Nobuyuki Araki, Takashi Kambe (Kinki Univ.)
  10:45-11:10 Break ( 25 min. )
Tue, Sep 18 AM 
11:10 - 12:00
(4) 11:10-11:35 An approach for generating new timbres by the use of an FPGA RECONF2012-27 Suguru Ochiai, Yoshiki Yamaguchi, Yuetsu Kodama (Univ. of Tsukuba)
(5) 11:35-12:00 An Implementation and Evaluation of SOC Estimation System for Lithium-ion Battery by PSoC RECONF2012-28 Masashi Fujimoto, Tatsuya Inoue, Lei Lin, Masahiro Fukui (Ritsumeikan Univ.)
  12:00-13:20 Break ( 80 min. )
Tue, Sep 18 PM 
13:20 - 14:10
(6) 13:20-14:10 [Invited Talk]
The LSI Design Methodology of Tamper Resistant Cryptographic Circuit RECONF2012-29
Takeshi Fujino, Mitsuru Shiozaki, Takaya Kubota (Ritsumeikan Univ.), Masaya Yoshikawa (Meijyo Uiv.)
  14:10-14:25 Break ( 15 min. )
Tue, Sep 18 PM 
14:25 - 15:40
(7) 14:25-14:50 Area-Efficeint Design of Asynchronous Circuits Based on Balsa Framework for Synchronous FPGAs RECONF2012-30 Masanori Hariyama, Yoshiya Komatsu, Michitaka Kameyama (Tohoku Univ.)
(8) 14:50-15:15 Architecture of an Asynchronous FPGA for Handshake-Component-Based Design RECONF2012-31 Masanori Hariyama, Yoshiya Komatsu, Michitaka Kameyama (Tohoku Univ.)
(9) 15:15-15:40 An Area Minimized Logic Cluster using COGRE Logic Cell RECONF2012-32 Toshiya Takahashi, Kazuki Inoue, Motoki Amagasaki, Masahiro Iida, Morihiro Kuga, Toshinori Sueyoshi (Kumamoto Univ.)
  15:40-16:05 Break ( 25 min. )
Tue, Sep 18 PM 
16:05 - 17:20
(10) 16:05-16:30 Castle of Chips: A reconfigurable technique for multiple chips implementation RECONF2012-33 Hideharu Amano (Keio Univ.)
(11) 16:30-16:55 Study of "fine-grain dynamic partial reconfiguration mechanism" on FPGA RECONF2012-34 Kunihiro Ueda, Naoki Kawamoto, Keisuke Dohi, Yuichiro Shibata, Kiyoshi Oguri (Nagasaki Univ.)
(12) 16:55-17:20 Superimposing configuration acceleration method of an optically reconfigurable gate array including a speed adjustment bit RECONF2012-35 Takashi Yoza, Minoru Watanabe (Shizuoka Univ.)
Wed, Sep 19 AM 
09:00 - 10:15
(13) 09:00-09:25 Effects of Power Saving by Dynamic Partial Reconfiguration in Video Shape Detection Processing RECONF2012-36 Naoki Kawamoto, Kunihiro Ueda, Keisuke Dohi, Yuichiro Shibata, Kiyoshi Oguri (Nagasaki Univ.)
(14) 09:25-09:50 Fast Flaw Detection of Liquid Crystal Glass with a FPGA Board RECONF2012-37 Keisuke Matsuyama, Lin Meng, Yasuo Tenjo, Katsuhiro Yamazaki (Ritsumeikan Univ.)
(15) 09:50-10:15 Gray-level image detection of a dynamically reconfigurable vision-chip architecture RECONF2012-38 Yuki Kamikubo, Minoru Watanabe, Shoji Kawahito (Shizuoka Univ.)
  10:15-10:40 Break ( 25 min. )
Wed, Sep 19 AM 
10:40 - 11:55
(16) 10:40-11:05 Low-Power Heterogeneous Platform for High Performance Computing and Its Application to 2-D FDTD Computation RECONF2012-39 Masanori Hariyama, Hasitha Muthumala Waidyasooriya, Yasuhiro Takei, Michitaka Kameyama (Tohoku Univ.)
(17) 11:05-11:30 Prototyping Tightly-Coupled FPGA Cluster for Lattice Boltzmann Computation RECONF2012-40 Kentaro Sano, Yoshiaki Kono, Hayato Suzuki, Ryotaro Chiba, Satoru Yamamoto (Tohoku Univ.)
(18) 11:30-11:55 OS for Multiple FPGA Clusters which have Different Communication Interfaces Akira Kojima, Tetsuo Hironaka (Hiroshima City Univ.)
  11:55-13:15 Break ( 80 min. )
Wed, Sep 19 PM 
13:15 - 14:05
(19) 13:15-13:40 A Design Framework for Reconfigurable IPs with VLSI CADs RECONF2012-41 Qian Zhao, Kazuki Inoue, Motoki Amagasaki, Masahiro Iida, Toshinori Sueyoshi (Kumamoto Univ.)
(20) 13:40-14:05 A Circuit Synthesis Algorithm and Evaluation for Coarse Grained Dynamic Reconfigurable Circuits RECONF2012-42 Nobuyuki Araki, Takashi Kambe (Kinki Univ.)
  14:05-14:30 Break ( 25 min. )
Wed, Sep 19 PM 
14:15 - 15:30
(21) 14:15-14:40 An implementation and evaluation of variable speed charger for lithium-ion battery by PSoC RECONF2012-43 Satoshi Aoki, Takahito Hirata, Masahiro Fukui (Ritsumeikan Univ.)
(22) 14:40-15:05 A Virus Scanning Engine Using an MPU and an IGU Based on ROW Shift Decomposition RECONF2012-44 Hiroki Nakahara (Kaoghima Univ.), Tsutomu Sasao, Munehiro Matsuura (KIT)
(23) 15:05-15:30 Speedup of soft error tolerance evaluation with bootstrap method for FPGA systems RECONF2012-45 Kohei Takano, Yoshihiro Ichinomiya, Motoki Amagasaki, Morihiro Kuga, Masahiro Iida, Toshinori Sueyoshi (Kumamoto Univ.)

Announcement for Speakers
General TalkEach speech will have 20 minutes for presentation and 5 minutes for discussion.

Contact Address and Latest Schedule Information
RECONF Technical Committee on Reconfigurable Systems (RECONF)   [Latest Schedule]
Contact Address Minoru Watanabe (Shizuoka Univ.)
E--mail: tmwatan [atmark] ipc.shizuoka.ac.jp
TEL: +81-53-478-1096
FAX: +81-53-478-1096 


Last modified: 2012-09-08 14:49:22


Notification: Mail addresses are partially hidden against SPAM.

[Download Paper's Information (in Japanese)] <-- Press download button after click here.
 
[Cover and Index of IEICE Technical Report by Issue]
 

[Presentation and Participation FAQ] (in Japanese)
 

[Return to RECONF Schedule Page]   /  
 
 Go Top  Go Back   / [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


[Return to Top Page]

[Return to IEICE Web Page]


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan