IEICE Technical Committee Submission System
Advance Program
Online Proceedings
[Sign in]
Tech. Rep. Archives
 Go Top  Go Back   Prev RECONF Conf / Next RECONF Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


Technical Committee on Reconfigurable Systems (RECONF) [schedule] [select]
Chair Tetsuo Hironaka (Hiroshima City Univ.)
Vice Chair Minoru Watanabe (Shizuoka Univ.), Masato Motomura (Hokkaido Univ.)
Secretary Yutaka Yamada (Toshiba), Yoshiki Yamaguchi (Univ. of Tsukuba)
Assistant Kazuya Tanikagawa (Hiroshima City Univ.)

Conference Date Wed, Sep 18, 2013 09:00 - 17:50
Thu, Sep 19, 2013 09:00 - 16:05
Topics Reconfigurable Systems, etc. 
Conference Place JAIST 
Transportation Guide http://www.jaist.ac.jp/general_info/access/index.html
Contact
Person
Prof. Yukinori Sato
Copyright
and
reproduction
All rights are reserved and no part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopy, recording, or any information storage and retrieval system, without permission in writing from the publisher. Notwithstanding, instructors are permitted to photocopy isolated articles for noncommercial classroom use without fee. (License No.: 10GA0019/12GB0052/13GB0056/17GB0034/18GB0034)

Wed, Sep 18 AM 
09:00 - 11:50
(1) 09:00-11:50  
  11:50-13:00 Break ( 70 min. )
Wed, Sep 18 PM 
13:00 - 14:00
(2) 13:00-14:00  
  14:00-14:20 Break ( 20 min. )
Wed, Sep 18 PM 
14:20 - 15:10
(1) 14:20-15:10 [Invited Talk]
Study on Processor Architecture for Image Recognition RECONF2013-20
Masayuki Miyama (Kanazawa Univ.)
  15:10-15:30 Break ( 20 min. )
Wed, Sep 18 PM 
15:30 - 16:45
(2) 15:30-15:55 An Implementation of High Performance Stream Processing on a Reconfigurable Hardware RECONF2013-21 Eric Shun Fukuda (Hokkaido Univ.), Hideyuki Kawashima (Univ. of Tsukuba), Hiroaki Inoue (NEC), Taro Fujii, Koichiro Furuta (Renesas Electronics), Tetsuya Asai, Masato Motomura (Hokkaido Univ.)
(3) 15:55-16:20 Design and Evaluation of Stream Processor for Incompressive Fluid Computation based on Fractional-Step Method RECONF2013-22 Ryotaro Chiba, Hayato Suzuki, Ryo Ito, Kentaro Sano, Satoru Yamamoto (Tohoku Univ.)
(4) 16:20-16:45 A Power-Performance model for 3-D stencil computation on an FPGA accelerator RECONF2013-23 Keisuke Dohi, Kota Fukumoto, Yuichiro Shibata, Kiyoshi Oguri (Nagasaki Univ.)
  16:45-17:00 Break ( 15 min. )
Wed, Sep 18 PM 
17:00 - 17:50
(5) 17:00-17:25 A Restricted Dynamically Reconfigurable Architecture for Low Power Processors RECONF2013-24 Takeshi Hirao, Dahoo Kim, Itaru Hida, Tetsuya Asai, Masato Motomura (Hokkaido Univ.)
(6) 17:25-17:50 Nonvolatile reconfigurable device development platform using a phase change material RECONF2013-25 Takumi Michida, Kazuya Tanigawa, Tetsuo Hironaka (Hiroshima City Univ.), Kenichi Shimomai, Takashi Ishiguro (TAIYO YUDEN)
Thu, Sep 19 AM 
09:00 - 10:15
(7) 09:00-09:25 A Low power Reconfigurable Accelerator using a Back-gate Bias Control Technique RECONF2013-26 Hongliang Su, Weihan Wang, Hideharu Amano (Keio Univ.)
(8) 09:25-09:50 A LUT Architecture Based on Partial Function of Shannon Expansion RECONF2013-27 Kyosei Yanagida, Motoki Amagasaki, Masahiro Iida, Morihiro Kuga, Toshinori Sueyoshi (Kumamoto Univ.)
(9) 09:50-10:15 Investigation of the area reduction by pass transistor logic in reconfigurable device MPLD RECONF2013-28 Yuki Yoshida, Takumi Michida, Kazuya Tanigawa, Tetsuo Hironaka (Hiroshima City Univ.), Kenichi Shimomai, Takashi Ishiguro (TAIYO YUDEN)
  10:15-10:35 Break ( 20 min. )
Thu, Sep 19 AM 
10:35 - 11:50
(10) 10:35-11:00 Hardware Acceleration of Inverted Pendulum Control Processing by Using the High Level Synthesis Tool JavaRock RECONF2013-29 Daichi Uetake, Takeshi Ohkawa (Utsunomiya Univ.), Takefumi Miyoshi (e-trees), Takashi Yokota, Kanemitsu Ootsu (Utsunomiya Univ.)
(11) 11:00-11:25 Design method for hw/sw Complex System RECONF2013-30 Yuichi Ogishima, Masatoshi Sekine (Tokyo Univ. of Agriculture and Tech.)
(12) 11:25-11:50 A Low Power Oriented Design Framework for Considering Reconfiguration Time on Embedded Systems RECONF2013-31 Koichi Araki, Yukinori Sato, Yasushi Inoguchi (JAIST)
  11:50-13:00 Break ( 70 min. )
Thu, Sep 19 PM 
13:00 - 14:40
(13) 13:00-13:25 The Circuit Configuration method of 3D FPGA-Array System "Vocalise" RECONF2013-32 Hiromasa Kubo, Jiang Li, Yusuke Atsumari, Baku Ogasawara, Masatoshi Sekine (Tokyo Univ. of Agliculture and Tech.)
(14) 13:25-13:50 A study of pipeline execution on PEACH2 RECONF2013-33 Takaaki Miyajima, Takuya Kuhara (Keio Univ.), Toshihiro Hanawa (Tsukuba Univ.), David Thomas (Imperial College), Hideharu Amano (Keio Univ.)
(15) 13:50-14:15 A Packet Classifier using Parallel EVMDD(k) Machine RECONF2013-34 Hiroki Nakahara (Kagoshima Univ.), Tsutomu Sasao (Meiji Univ.), Munehiro Matsuura (Kyushu Inst. of Tech.)
(16) 14:15-14:40 Development of Memory Management Framework for FPGA-based Prototyping RECONF2013-35 Shinya Takamaeda-Yamazaki (Tokyo Inst. of Tech./JSPS Research Fellow), Kenji Kise (Tokyo Inst. of Tech.)
  14:40-14:50 Break ( 10 min. )
Thu, Sep 19 PM 
14:50 - 16:05
(17) 14:50-15:15 Considerations of Constantize for Entries in Associative Memories Using Dynamic Partial Reconfiguration RECONF2013-36 Tomoaki Ukezono, Koichi Araki (JAIST)
(18) 15:15-15:40 Color configuration method for an optically reconfigurable gate array RECONF2013-37 Takumi Fujimori, Minoru Watanabe (Shizuoka Univ.)
(19) 15:40-16:05 Optically reconfigurable gate array with a variable spot-size configuration context RECONF2013-38 Kouta Akagi, Minoru Watanabe (Shizuoka Univ.)

Announcement for Speakers
General TalkEach speech will have 20 minutes for presentation and 5 minutes for discussion.

Contact Address and Latest Schedule Information
RECONF Technical Committee on Reconfigurable Systems (RECONF)   [Latest Schedule]
Contact Address Shizuoka University
Minoru Watanabe
E--mail: tmwatan [atmark] ipc.shizuoka.ac.jp
TEL: +81-53-478-1096
FAX: +81-53-478-1096 


Last modified: 2013-08-29 05:32:55


Notification: Mail addresses are partially hidden against SPAM.

[Download Paper's Information (in Japanese)] <-- Press download button after click here.
 
[Cover and Index of IEICE Technical Report by Issue]
 

[Presentation and Participation FAQ] (in Japanese)
 

[Return to RECONF Schedule Page]   /  
 
 Go Top  Go Back   Prev RECONF Conf / Next RECONF Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


[Return to Top Page]

[Return to IEICE Web Page]


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan