IEICE Technical Committee Submission System
Advance Program
Online Proceedings
[Sign in]
Tech. Rep. Archives
 Go Top  Go Back   Prev DC Conf / Next DC Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 

===============================================
Technical Committee on Dependable Computing (DC)
Chair: Hiroshi Takahashi (Ehime Univ.) Vice Chair: Tatsuhiro Tsuchiya (Osaka Univ.)
Secretary: Masayuki Arai (Nihon Univ.), Kazuteru Namba (Chiba Univ.)

DATE:
Fri, Feb 5, 2021 10:30 - 16:45

PLACE:


TOPICS:


----------------------------------------
Fri, Feb 5 AM (10:30 - 11:20)
----------------------------------------

(1) 10:30 - 10:55
A Study on a Method of Measuring Process Variations Considering the Effect of Wire Delay on FPGA
Shingo Tsutsumi, Yukiya Miura (Tokyo Metropolitan Univ.)

(2) 10:55 - 11:20
Hardware Trojan Detection by Learning Power Side Channel Signals Considering Random Process Variation
Michiko Inoue, Riaz-Ul-Haque Mian (NAIST)

----- Break ( 15 min. ) -----

----------------------------------------
Fri, Feb 5 AM (11:35 - 12:50)
----------------------------------------

(3) 11:35 - 12:00
A Novel High Performance Scan-Test-Aware Hardened Latch Design
Ruijun Ma, Stefan Holst, Xiaoqing Wen (KIT), Aibin Yan (AHU), Hui Xu (AUST)

(4) 12:00 - 12:25
Locating High Power Consuming Area in Logic parts Caused by Memory Size and Shapes
Daiki Takafuji, Ryu Hoshino, Kohei Miyase, Xiaoqing Wen, Seiji Kajihara (Kyutech)

(5) 12:25 - 12:50
(See Japanese page.)

----- Break ( 70 min. ) -----

----------------------------------------
Fri, Feb 5 PM (14:00 - 15:15)
----------------------------------------

(6) 14:00 - 14:25
Multiple Target Test Generation Method using Test Scheduling Information of RTL Hardware Elements
Ryuki Asami, Toshinori Hosokawa, Hiroshi Yamazaki (Nihon Univ), Masayoshi Yoshimura (Kyoto Sangyo Univ), Masayuki Arai (Nihon Univ)

(7) 14:25 - 14:50
Fault Coverage Estimation Method in Multi-Cycle Testing
Norihiro Nakaoka, Senling Wang, Yoshinobu Higami, Hiroshi Takahashi (Ehime Univ.), Hiroyuki Iwata, Yoichi Maeda, Jun Matsushima (Renesas Electronics Corp.)

(8) 14:50 - 15:15
A Test Generation Method Using Information of Easily Testable Functional Time Expansion Model
Kenta Nakamura, Yuta Ishiyama, Toshinori Hosokawa (Nihon Univ.)

----- Break ( 15 min. ) -----

----------------------------------------
Fri, Feb 5 PM (15:30 - 16:45)
----------------------------------------

(9) 15:30 - 15:55
A Don't Care Filling Method of Control Signals Based on Non-scan Field Testability at Register Transfer Level
Yuki Ikegaya, Yuta Ishiyama, Toshinori Hosokawa (Nihon Univ.), Masayoshi Yoshimura (Kyoto Sangyo Univ.)

(10) 15:55 - 16:20
(See Japanese page.)

(11) 16:20 - 16:45
(See Japanese page.)

# Information for speakers
General Talk will have 20 minutes for presentation and 5 minutes for discussion.


=== Technical Committee on Dependable Computing (DC) ===
# FUTURE SCHEDULE:

Thu, Mar 25, 2021 - Fri, Mar 26, 2021: Online [Wed, Jan 20], Topics: ETNET2021
Mon, May 10, 2021 - Tue, May 11, 2021: Online

# SECRETARY:
Masayuki Arai (College of Industrial Technology, Nihon Univ.)
E-mail: ain-u


Last modified: 2021-02-04 12:03:34


Notification: Mail addresses are partially hidden against SPAM.

[Download Paper's Information (in Japanese)] <-- Press download button after click here.
 
[Cover and Index of IEICE Technical Report by Issue]
 

[Presentation and Participation FAQ] (in Japanese)
 

[Return to DC Schedule Page]   /  
 
 Go Top  Go Back   Prev DC Conf / Next DC Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


[Return to Top Page]

[Return to IEICE Web Page]


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan