IEICE Technical Committee Submission System
Advance Program
Online Proceedings
[Sign in]
Tech. Rep. Archives
 Go Top  Go Back   / [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


Technical Committee on VLSI Design Technologies (VLD) [schedule] [select]
Chair Hirofumi Hamamura
Vice Chair Nagisa Ishiura
Secretary Toshiyuki Shibuya, Hiroyuki Ochi

Technical Committee on Integrated Circuits and Devices (ICD) [schedule] [select]
Chair Masao Nakaya
Vice Chair Akira Matsuzawa
Secretary Koji Kai, Yoshiharu Aimoto
Assistant Makoto Nagata, Minoru Fujishima

Conference Date Wed, Mar 7, 2007 13:00 - 18:00
Thu, Mar 8, 2007 08:30 - 18:00
Fri, Mar 9, 2007 08:40 - 17:00
Topics System-on-silicon design techniques and related VLSs 
Conference Place Mielparque-Okinawa 
Address 20, Aza-Matsukawa, Naha, 902-0062
Transportation Guide http://www.mielparque.or.jp/okn/eng.html

Wed, Mar 7 PM 
13:00 - 14:40
(1) 13:00-13:20 Multi-Port Filters Using On-Chip Transmission Lines for Millimeter-Wave CMOS Naoki Kobayashi, Minoru Fujishima (The Univ. Tokyo)
(2) 13:20-13:40 A Scalable Model of Shielded Capacitors using Mirror Image Effects Koji Ishibashi, Minoru Fujishima (The Univ. Tokyo)
(3) 13:40-14:00 Partially-parallel decoder based on high-efficiency message-passing schedule for irregular LDPC code Xing Li, Kazunori Shimizu, Takeshi Ikenaga, Satoshi Goto (Waseda Univ.)
(4) 14:00-14:20 Fast Motion Estimation Algorithm Employing Adaptively Assigned Stopping Condition Nobuaki Kobayashi, Tadayoshi Enomoto (Chuo Univ.)
(5) 14:20-14:40 A 90-nm CMOS Motion Estimation Processor for MPEG4 implementing Dynamic Voltage and Frequency Scaling Yuhgo Ishikawa, Tatsuya Kaneko, Takeshi Iwanari, Hiroaki Nakayama, Toshihiro Tsutusi, Yousuke Hagiwara, Nobuaki Kobayashi, Tadayoshi Enomoto (Chuo Univ.)
  14:40-15:00 Break ( 20 min. )
Wed, Mar 7 PM  Front-End Design (1)
Chair: Kazunori Shimizu (Waseda Univ.)
15:00 - 16:20
(6) 15:00-15:20 Hardware/Software Automatic Partitioning using Behavioral Synthesis Daisuke Iwama, Naoto Miyamoto, Shigetoshi Sugawa, Tadahiro Ohmi (Tohoku Univ.)
(7) 15:20-15:40 Design Checker for System-Level Design using Extended System Dependence Graph Daisuke Ando, Takeshi Matsumoto, Tasuku Nishihara, Masahiro Fujita (Univ. of Tokyo)
(8) 15:40-16:00 Specification description and verification methods for IPs of hardware design Yuji Ishikawa (Univ. of Tokyo), SeongWoon Kang (Samsung), Yeonbok Lee (Univ. of Tokyo), GiLark Park (Samsung), Shota Watanabe, Kenshu Seto, Satoshi Komatsu (Univ. of Tokyo), Hirofumi Hamamura (Samsung), Masahiro Fujita (Univ. of Tokyo)
(9) 16:00-16:20 IP library retrieval system for design reuse Yeonbok Lee (University of Tokyo), GiLark Park (SAMSUNG), Yuji Ishikawa (University of Tokyo), SeongWoon Kang (SAMSUNG), Shota Watanabe, Kenshu Seto, Satoshi Komatsu (University of Tokyo), Hirofumi Hamamura (SAMSUNG), Masahiro Fujita (University of Tokyo)
  16:20-16:40 Break ( 20 min. )
Wed, Mar 7 PM 
16:40 - 18:00
(10) 16:40-17:00 Equivalent Circuit Modeling of Guard Ring Structures for Evaluation of Substrate Crosstalk Isolation Daisuke Kosaka, Makoto Nagata (Kobe Univ.), Yoshitaka Murasaka, Atsushi Iwata (A-R-Tec)
(11) 17:00-17:20 On-chip monitoring for sub-100-nm digital signal integrity Yoji Bando, Koichiro Noguchi, Makoto Nagata (Kobe Univ.)
(12) 17:20-17:40 A Gate Sizing Technique for Maximizing Timing Yield of CMOS Circuits Ryota Sakamoto, Masanori Muroyama, Tohru Ishihara, Hiroto Yasuura (Kyushu Univ.)
(13) 17:40-18:00 A Study of Dependence on Gate Depth/Width for Analyzing Delay/Power Variations in 90nm CMOS Circuits Masaki Yamaguchi (Kyushu Univ.), Yuan Yang (Xi’an Univ. of Technology), Ryota Sakamoto, Masanori Muroyama, Tohru Ishihara, Hiroto Yasuura (Kyushu Univ.)
Thu, Mar 8 AM  Processor Synthesis/High-Level Synthesis
Chair: Satoshi Komatsu (Univ. of Tokyo)
08:30 - 10:10
(14) 08:30-08:50 A Processing Unit Optimization Algorithm in SIMD Processor Cores Design Hiroyuki Shigeta, Shunitsu Kohara, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki (Waseda Univ.)
(15) 08:50-09:10 A Hardware/Software Partitioning Framework for SIMD Processor Cores Masataka Ohigashi, Shunitsu Kohara, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki (Waseda Univ.)
(16) 09:10-09:30 SIMD Instructions Generation Algorithm for Multiple Loop for SIMD Processor Cores Optimum Design Hiroki Nakajima, Shunitsu Kohara, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki (Waseda Univ.)
(17) 09:30-09:50 An Application Specific Data Optimization System for Processor Cores and Its Experimental Evaluation Kazuhisa Horiuchi, Shunitsu Kohara, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki (Waseda Univ.)
(18) 09:50-10:10 An efficient design methodology for image processing digital system by using a high level hardware description language Satoru Inoue, Taiki Hashizume, Tomonori Izumi, Masahiro Fukui (Ritsumeikan Univ.)
  10:10-10:30 Break ( 20 min. )
Thu, Mar 8 AM 
10:30 - 12:10
(19) 10:30-10:50 Mixed Analog-Digital Fully-Parallel Associative Memory with Search Yuki Tanaka, Md. Anwarul Abedin, Tetsushi Koide, Mattausch. Hans Juergen (Hiroshima Univ.)
(20) 10:50-11:10 A 90-nm SRAM for Video Signal Processors implementing Dynamic Voltage and Frequency Scaling Takeshi Iwanari, Nobuaki Kobayashi, Tadayoshi Enomoto (Chuo Univ.)
(21) 11:10-11:30 A Clock Deskew Method Using Statisical Presumption Naoki Ootani, Yuko Hashizume, Yasuhiro Takashima (Univ. of Kitayushu), Yuichi Nakamura (NEC)
(22) 11:30-11:50 A Clock Tree Synthesis Method by Using CAD Tools for General-synchronous Circuits Yousuke Harada, Hiroyoshi Hashimoto, Yukihide Kohira, Atsushi Takahashi (Tokyo Tech.)
(23) 11:50-12:10 Low Power and High Speed Clock Distribution Technique for 90-nm CMOS LSIs Yousuke Hagiwara, Suguru Nagayama, Nobuaki Kobayashi, Tadayoshi Enomoto (Chuo Univ.)
  12:10-13:10 Lunch Break ( 60 min. )
Thu, Mar 8 PM  Placement and Routing
Chair: Tomonori IZUMI (Ritsumeikan Univ.)
13:10 - 14:50
(24) 13:10-13:30 The Potential Router Yoji Kajitani (Univ. of Kitakyushu)
(25) 13:30-13:50 Escape Fitting between a Pair of Pin-Sets Masato Inagi, Yasuhiro Takashima, Yoji Kajitani (Univ. of Kitakyushu)
(26) 13:50-14:10 BGA Routing by The Potential Router Takayuki Hiromatsu, Masato Inagi, Yasuhiro Takashima, Yoji Kajitani (Univ. of Kitakyushu)
(27) 14:10-14:30 Automatic routing methods which make modification after routing easy Toshihiko Yokomaru, Takahide Yoshikawa, Yuzi Kanazawa (Fujitsu Labs.)
(28) 14:30-14:50 Relocation Method for Circuit Modification Kunihiko Yanagibashi, Yasuhiro Takashima (Univ. of Kitakyushu), Yuichi Nakamura (NEC)
  14:50-15:10 Break ( 20 min. )
Thu, Mar 8 PM  Reconfigurable Device/Calibration
Chair: Masanori Muroyama (Kyushu Univ.)
15:10 - 16:50
(29) 15:10-15:30 A CAM Emulator Using Look-Up Table Cascades Hiroki Nakahara, Tsutomu Sasao, Munehiro Matsuura (Kyushu Inst. of Tech.)
(30) 15:30-15:50 Design Method of Radix Converters Using Arithmetic Decompositions (3) Yukihiro Iguchi (Meiji Univ.), Tsutomu Sasao, Munehiro Matsuura (KIT), Toshikazu Aoyama (Meiji Univ.)
(31) 15:50-16:10 Design of RSA Encryption circuit with embedded Fixed Private Key using Via Programmable Logic VPEX Hiroshi Shimomura, Kazuki Okuyama, Akihiro Nakamura, Takeshi Fujino (Ritsumei Univ.)
(32) 16:10-16:30 Programmable CMOS Analog Circuit with Body Biasing Youhei Ide, Toru Fujimura, Shinya Takeshita, Masatoshi Nakamura, Shigetoshi Nakatake (Univ. of Kitakyushu)
(33) 16:30-16:50 Novel fast digital background calibration for pipelined ADC's Takashi Oshima (Hitachi), Cheonguyrn Tsang, Cheonguyrn Tsang (UC Berkeley)
  16:50-17:10 Break ( 20 min. )
Thu, Mar 8 PM 
17:10 - 18:00
(34) 17:10-18:00 [Invited Talk]
Measurements and reduction of power line noises in SoCs
Makoto Ikeda, Kunihiro Asada (Tokyo Univ.)
  18:00-20:00 ( 120 min. )
Fri, Mar 9 AM  Arithmetic Circuits/Special-Purpose Circuits
Chair: Hiroyuki Ochi (Kyoto Univ.)
08:40 - 10:40
(35) 08:40-09:00 Easily Testable Multiplier with 4-2 Adder Tree Nobutaka Kito, Kensuke Hanai, Naofumi Takagi (Nagoya Univ.)
(36) 09:00-09:20 Effect of the Number of Wiring Layers on the Chip Area of Multipliers Hirotaka Kawashima, Naofumi Takagi, Kazuyoshi Takagi (Nagoya Univ.)
(37) 09:20-09:40 A Combined Circuit for Multiplication and Inversion in GF(2^m) Based on the Extended Euclid's Algorithm Katsuki Kobayashi, Naofumi Takagi (Nagoya Univ.)
(38) 09:40-10:00 A Study of Fast Projective Transformation Method Yoshinori Yamada, Yasuhide Kimura, Daisuke Itou, Tomoyuki Yokogawa, Yoichiro Sato, Michiyoshi Hayase (Okayama Prefectural Univ.)
(39) 10:00-10:20 On an Optimality of a Sampling Circuit for Liquid Crystal Displays Shingo Takahashi, Shuji Tsukiyama (Chuo Univ.), Masanori Hashimoto (Osaka Univ.), Isao Shirakawa (University of Hyogo)
(40) 10:20-10:40 A Consideration of MPEG-A Photo Player Meta-data Generation System Design with Hardware Acceleration for Mobile Devices Masato Motohashi, Shunitsu Kohara, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki (Waseda Univ.)
  10:40-11:00 Break ( 20 min. )
Fri, Mar 9 AM 
11:00 - 11:50
(41) 11:00-11:50 [Invited Talk]
System LSI Architecture for Embedded Applications in Multi-Core era
Naohiko Irie (Hitachi, CRL)
  11:50-13:00 Lunch Break ( 70 min. )
Fri, Mar 9 PM  Front-End Design (2)
Chair: Makoto Nagata (Kobe Univ.)
13:00 - 15:00
(42) 13:00-13:20 An Object Oriented System LSI Design Method Using Java Language Seigo Masuoka, Hiroyuki Terai, Manabu Koyama (Kinki Univ.), Kazuhiko Nakahara (Spansion Japan), Akihisa Yamada (Sharp), Takashi Kambe (Kinki Univ.)
(43) 13:20-13:40 A method to evaluate logic function by using decision diagram with memory packing. Hiroyuki Tanaka, Hiroki Nakahara, Munehiro Matsuura, Tsutomu Sasao (KIT)
(44) 13:40-14:00 Design Method of High Density System LSI with Three-Dimensional Transistor (FinFET)
-- Pattern Area Reduction of System LSI --
Shigeyoshi Watanabe, Keisuke Okamoto, Makoto Oya (Shonan Institute of Tech.)
(45) 14:00-14:20 A Study of Performance Evaluation on Globally Asynchronous Locally Synchronous Systems Kazuyuki Tashiro, Tomoyuki Yokogawa (Okayama Prefectural Univ.), Isao Kayano (Kawasaki College of Allied Health Professions), Yoichiro Sato, Michiyoshi Hayase (Okayama Prefectural Univ.)
(46) 14:20-14:40 A behavioral power modeling algorithm which considers area speed tradeoff Noriyuki Inoue, Masaaki Ohtsuki, Masahiro Fukui (Ritsumeikan Uni.)
(47) 14:40-15:00 An efficient battery modeling and optimization for battery driven systems Sayaka Iwakoshi, Yu Chikayama, Masahiro Fukui (Ritsumeikan Univ.)
  15:00-15:20 Break ( 20 min. )
Fri, Mar 9 PM 
15:20 - 17:00
(48) 15:20-15:40 Design method of low-power dual-supply-voltage system LSI taking into account gate/subthreshold leakage current of MOSFET Shigeyoshi Watanabe, Satoshi Hanami, Manabu Kobayashi, Toshinori Takabatake (Shonan Institute of Tech.)
(49) 15:40-16:00 Analysis for factors that affect power dissipation for Multiplier applying Run Time Power Gating Seidai Takeda, Toshihiro Kashima, Toshiaki Shirai, Naoaki Ohkubo, Kimiyoshi Usami (S.I.T.)
(50) 16:00-16:20 Characteristic of Random Curved Surface and a Proposition of a New Curved Surface Model
-- An Universal Random Curved Surface Model Formed from Rotational Gaussians --
Shin-ichi Ohkawa, Hiroo Masuda (Renesas)
(51) 16:20-16:40 Statistical Delay Computation of Path-Based Timing Analysis Considering Inter and Intra-Chip Variations Katsumi Homma, Izumi Nitta, Toshiyuki Shibuya (Fujitsu Labs.)
(52) 16:40-17:00 Sequence-Pair Based Compaction under Crosstalk Constraint Tetsuya Tashiro, Takehiko Matsuo, Shigetoshi Nakatake (Univ. of Kitakyushu)

Announcement for Speakers
General TalkEach speech will have 15 minutes for presentation and 5 minutes for discussion.

Contact Address and Latest Schedule Information
VLD Technical Committee on VLSI Design Technologies (VLD)   [Latest Schedule]
Contact Address Shibuya Toshiyuki(Fujitsu Laboratories)
E--mail:bu
Tel.044-754-2663 
Announcement You will see the latest information at the below WEB page.
http://www.ieice.org/~vld/
ICD Technical Committee on Integrated Circuits and Devices (ICD)   [Latest Schedule]
Contact Address Koji Inoue (Kyushu University)
TEL +81-92-802-3793,FAX +81-92-802-3786
E--mail:iikshu-u 


Last modified: 2007-02-21 18:55:36


Notification: Mail addresses are partially hidden against SPAM.

[Download Paper's Information (in Japanese)] <-- Press download button after click here.
 
[Cover and Index of IEICE Technical Report by Issue]
 

[Presentation and Participation FAQ] (in Japanese)
 

[Return to VLD Schedule Page]   /   [Return to ICD Schedule Page]   /  
 
 Go Top  Go Back   / [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


[Return to Top Page]

[Return to IEICE Web Page]


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan