IEICE Technical Committee Submission System
Advance Program
Online Proceedings
[Sign in]
Tech. Rep. Archives
 Go Top  Go Back   Prev VLD Conf / Next VLD Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


Technical Committee on VLSI Design Technologies (VLD) [schedule] [select]
Chair Kimiyoshi Usami (Shibaura Inst. of Tech.)
Vice Chair Akihisa Yamada (Sharp)
Secretary Kazutoshi Kobayashi (Kyoto Inst. of Tech.), Takashi Takenaka (NEC)

Technical Committee on Component Parts and Materials (CPM) [schedule] [select]
Chair Yasushi Takemura (Yokohama National Univ.)
Vice Chair Yasushi Takano (Shizuoka Univ.)
Secretary Toshishige Shimamura (NTT), Katsuya Abe (Shinshu Univ.)
Assistant Koji Enbutsu (NTT), Tomomasa Sato (Kanagawa Univ.)

Technical Committee on Integrated Circuits and Devices (ICD) [schedule] [select]
Chair Masahiko Yoshimoto (Kobe Univ.)
Vice Chair Takeshi Yamamura (Fujitsu Labs.)
Secretary Hiroaki Suzuki (Renesas), Toshimasa Matsuoka (Osaka Univ.)
Assistant Ken Takeuchi (Univ. of Tokyo), Osamu Watanabe (Toshiba), Akira Tsuchiya (Kyoto Univ.)

Technical Committee on Computer Systems (CPSY) [schedule] [select]
Chair Hideharu Amano (Keio Univ.)
Vice Chair Akira Asato (Fujitsu), Tsutomu Yoshinaga (Univ. of Electro-Comm.)
Secretary Hidetsugu Irie (Univ. of Electro-Comm.), Koji Nakano (Hiroshima Univ.)
Assistant Hiroaki Inoue (NEC)

Technical Committee on Dependable Computing (DC) [schedule] [select]
Chair Tomohiro Yoneda (NII)
Vice Chair Seiji Kajihara (Kyushu Inst. of Tech.)
Secretary Masato Kitagami (Chiba Univ.), Tomohiro Nakamura (Hitachi)

Technical Committee on Reconfigurable Systems (RECONF) [schedule] [select]
Chair Moritoshi Yasunaga (Univ. of Tsukuba)
Vice Chair Shorin Kyo (Renesas), Tetsuo Hironaka (Hiroshima City Univ.)
Secretary Yohei Hori (AIST), Nobuya Watanabe (Okayama Univ.)
Assistant Yoshiki Yamaguchi (Univ. of Tsukuba)

Special Interest Group on System and LSI Design Methodology (IPSJ-SLDM) [schedule] [select]
Chair Kazutoshi Wakabayashi
Secretary Naohito Kojima, Hiroaki Komatsu, Nozomu Togawa

Conference Date Mon, Nov 28, 2011 09:00 - 17:00
Tue, Nov 29, 2011 09:00 - 18:00
Wed, Nov 30, 2011 09:00 - 11:45
Topics Design Gaia 2010 -New Field of VLSI Design- 
Conference Place New Wel City Miyazaki 
Address 1-2-8, Miayazaki-eki-higashi, Miyazaki-shi, 880-0879 Japan
Transportation Guide 3 minutes walk from East Exit at JR Miyazaki Station
http://www.nwc-miyazaki.co.jp/access/
Contact
Person
Shigetoshi Nakatake
+81-93-695-3268
Sponsors This conference is co-sponsored by the IEEE CAS Fukuoka Chapter. CPM/ICD sessions are cooperated by IEEE CPMT Japan Chapter.
Announcement We will have a party at 18:30, Nov. 29th. Details will be announced later.
Copyright
and
reproduction
All rights are reserved and no part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopy, recording, or any information storage and retrieval system, without permission in writing from the publisher. Notwithstanding, instructors are permitted to photocopy isolated articles for noncommercial classroom use without fee. (License No.: 10GA0019/12GB0052/13GB0056/17GB0034/18GB0034)

Mon, Nov 28 AM 
Chair: Kazuya Masu (Tokyo Inst. of Tech.)
10:00 - 11:40
(1)
CPM
10:00-10:50 [Invited Talk]
The Past, Present, and Future of MEMS/CMOS Integration Technologies
-- Transitions in Device Processes and Design Techniques --
Hidekuni Takao (Kagawa Univ.)
(2)
CPM
10:50-11:40 [Invited Talk]
Microjoining Technology for Semiconductor Heterogeneoous Integration CPM2011-149 ICD2011-81
Tanemasa Asano (Kyushu Univ.)
Mon, Nov 28 AM 
Chair: Hiroshi Saito (Univ. of Aizu)
09:00 - 10:15
(3)
VLD
09:00-09:25 The RG-DTM PUF utilizing the Time to Digital Converter VLD2011-52 DC2011-28 Takahiko Murayama, Mitsuru Shiozaki, Kota Furuhashi, Takeshi Fujino (Ritsumeikan Univ.)
(4)
VLD
09:25-09:50 Scan-based Attack against Triple DES Cryptosystems Using Scan Signatures VLD2011-53 DC2011-29 Hirokazu Kodera, Masao Yanagisawa, Nozomu Togawa (Waseda Univ.)
(5)
VLD
09:50-10:15 On Secure and Testable Scan Design Utilizing Shift Register Quasi-Equivalents VLD2011-54 DC2011-30 Katsuya Fujiwara (Akita Univ.), Hideo Fujiwara (Osaka Gakuin Univ.), Hideo Tamamoto (Akita Univ.)
Mon, Nov 28 AM 
Chair: Taiki Amagasaki (Kumamoto Univ.)
10:30 - 11:45
(6)
VLD
10:30-10:55 Degradation of Oscillation Frequency of Ring Oscillators Placed on a 90 nm FPGA VLD2011-55 DC2011-31 Shouhei Ishii, Kazutoshi Kobayashi (KIT)
(7)
VLD
10:55-11:20 High accuracy of system LSI energy estimation VLD2011-56 DC2011-32 Wang Xiang (Kyushu Univ.), Norifumi Yoshimatsu (ISIT), Kazuaki Murakami (Kyushu Univ.)
(8)
VLD
11:20-11:45 An Interrupt Service Handler in Hardware for Ultra-Low Latency Response VLD2011-57 DC2011-33 Naotaka Maruyama (Kernelon Silicon), Tohru Ishihara (Kyoto Univ.), Hiroaki Takada (Nagoya Univ.), Hiroto Yasuura (Kyushu Univ.)
Mon, Nov 28 PM 
Chair: Hideharu Amano (Keio Univ.)
13:20 - 15:20
(9) 13:20-15:20  
Mon, Nov 28 PM 
Chair: Yoshiki Yamaguchi (Univ. of Tsukuba)
15:40 - 16:55
(10)
RECONF
15:40-16:05 On a Power-Delay Product for a Heterogeneous MDD for ECFN Machine RECONF2011-41 Hiroki Nakahara (Kagoshima Univ.), Tsutomu Sasao, Munehiro Matsuura (KIT)
(11)
RECONF
16:05-16:30 Fast soft-error recovery method for duplicated softcore processor system RECONF2011-42 Yoshihiro Ichinomiya, Makoto Fujino, Motoki Amagasaki, Morihiro Kuga, Masahiro Iida, Toshinori Sueyoshi (Kumamoto Univ.)
(12)
RECONF
16:30-16:55 A configuration speed adjustment method on ORGAs RECONF2011-43 Takashi Yoza, Minoru Watanabe (Shizuoka Univ.)
Mon, Nov 28 PM 
Chair: Kazuya Masu (Tokyo Inst. of Tech.)
13:00 - 15:30
(13)
CPM
13:00-13:50 [Invited Talk]
MEMS Microwave Tunable Filters on High-K LTCC
-- Featuring Low Insertion Loss and Small Sized --
CPM2011-150 ICD2011-82
Fumihiko Nakazawa, Xiaoyu Mi, Osamu Toyoda, Satoshi Ueda (Fujitsu Lab.)
(14)
CPM
13:50-14:40 [Invited Talk]
An RF-MEMS tunable capacitor with CMOS driver IC CPM2011-151 ICD2011-83
Yoshiaki Sugizaki, Tamio Ikehashi, Hiroaki Yamazaki, Tomohiro Saito, Etsuji Ogawa, Yoshiaki Shimooka, Hideki Shibata (Toshiba)
(15)
CPM
14:40-15:05 Waveform-Improvement of High-speed Signals on Branch Traces on PCBs CPM2011-152 ICD2011-84 Yusuke Kuribara, Shohei Akita, Hiroki Shimada, Takuya Adachi, Hidetoshi Ishijima (Univ. Tsukuba), Ikuo Yoshihara (Univ. Miyazaki), Moritoshi Yasunaga (Univ. Tsukuba)
(16)
CPM
15:05-15:30 Towards an efficient simulation of SystemC Transaction Level Models CPM2011-153 ICD2011-85 Jun Furukawa (Kyushu Univ.), Norifumi Yoshimatsu (ISIT), Kazuaki Murakami (Kyushu Univ.)
Mon, Nov 28 PM 
15:30 - 17:00
(17) 15:30-17:00 Panel Discussion
Mon, Nov 28 PM 
Chair: Kazuki Namba (Chiba Univ.)
13:00 - 14:15
(18)
DC
13:00-13:25 Fault-Detectable 2-Color Code for Asynchronous Bidirectional Communication Links VLD2011-58 DC2011-34 Atsushi Matsumoto (Tohoku Univ.), Naoya Onizawa (McGill Univ.), Takahiro Hanyu (Tohoku Univ.)
(19)
VLD
13:25-13:50 Performance Evaluation of Soft-Error Tolerant Multiple Modular Processors Implemented with Redundant and Non-Redundant Flip-Flops VLD2011-59 DC2011-35 Shogo Okada, Masaki Masuda (KIT), Jun Yao, Hajime Shimada (NAIST), Kazutoshi Kobayashi (KIT)
(20)
DC
13:50-14:15 A Dynamically Configurable NoC Test Access Mechanism VLD2011-60 DC2011-36 Takieddine Sbiai, Kazuteru Namba, Hideo Ito (Chiba Univ.)
Mon, Nov 28 PM 
Chair: Yukihide Kohira (Univ. of Aizu)
14:20 - 15:35
(21)
VLD
14:20-14:45 A Consideration on Wire-Sizing of Input Signals for System on Glass Liquid Crystal Display VLD2011-61 DC2011-37 Taichi Suizu, Shuji Tsukiyama (Chuo Univ.)
(22)
VLD
14:45-15:10 Analytical Placement for Convex Blocks VLD2011-62 DC2011-38 Tomoaki Gotanda, Masatomo Kuwano, Yasuhiro Takashima (Univ. of Kitakyushu)
(23)
VLD
15:10-15:35 An Acceleration Method for Power Grid Analysis using Block-Iterative Algorithm VLD2011-63 DC2011-39 Takumi Morishita, Hiroshi Tsutsui, Hiroyuki Ochi, Takashi Sato (Kyoto Univ.)
Mon, Nov 28 PM 
Chair: Kenshu Seto (Tokyo Metro. Univ.)
15:40 - 16:55
(24)
VLD
15:40-16:05 A Fast Transient Analysis of Linear Circuit using Quasi Zero Variance Importance Sampling VLD2011-64 DC2011-40 Tetsuro Miyakawa, Hiroshi Tsutsui, Hiroyuki Ochi, Takashi Sato (Kyoto Univ.)
(25)
VLD
16:05-16:30 CMOS Op-amp Offset Calibration Technique Using a Closed Loop Offset Amplifier and Compact Resistor String DAC VLD2011-65 DC2011-41 Hiroyuki Morimoto, Hiroaki Goto (KIT), Hajime Fujiwara (NJR), Kazuyuki Nakamura (KIT)
(26)
VLD
16:30-16:55 A study on parameter estimation for modeling of random-telegraph noise VLD2011-66 DC2011-42 Hiromitsu Awano, Hirofumi Shimizu, Hiroshi Tsutsui, Hiroyuki Ochi, Takashi Sato (Kyoto Univ.)
Tue, Nov 29 AM 
Chair: Hiroaki Yoshida (Univ. of Tokyo)
09:00 - 10:40
(27)
VLD
09:00-09:25 Synthesis of efficient data fetch mechanism from the high level communication description VLD2011-67 DC2011-43 Masato Minato, Yuki Ando, Seiya Shibata (Nagoya Univ.), Tomoo Kinoshita (Soliton Systems), Shinya Honda, Hiroaki Takada (Nagoya Univ.)
(28)
VLD
09:25-09:50 A Runtime Mechanism for Managing of the Scratch-Pad Memory within Real-Time Operating Systems VLD2011-68 DC2011-44 Hideki Takase, Hiroaki Takada (Nagoya Univ.)
(29)
VLD
09:50-10:15 Automatic Loop Fusion for High Level Synthesis using Outer Loop Shifting VLD2011-69 DC2011-45 Yuta Kato, Kenshu Seto, Takuya Maruizumi (TCU)
(30)
VLD
10:15-10:40 A Hardware/Software Co-Design Method Optimized for High-Level Synthesis
-- Application to Android Platforms --
VLD2011-70 DC2011-46
Hitoki Ito, Kiyofumi Tanaka (JAIST)
Tue, Nov 29 AM 
Chair: Hiroshi Yamada (Toshiba)
09:00 - 10:40
(31)
CPM
09:00-09:50 [Invited Talk]
A new data format for designing device embedded substrates CPM2011-154 ICD2011-86
Hajime Tomokage (Fukuoka Univ.), Hidemichi Kawase (Keirex Tech.)
(32)
CPM
09:50-10:40 [Invited Talk]
High-Density Wiring Technology for LSI Packages CPM2011-155 ICD2011-87
Motoaki Tani, Shinya Sasaki (FUJITSU LAB.), Keisuke Uenishi (Osaka Univ.)
Tue, Nov 29 AM 
Chair: Seiya Watanabe (Okayama Univ.)
09:00 - 10:40
(33)
RECONF
09:00-09:25 Implementation of the DTMF Signal Eliminate System by FPGA RECONF2011-44 Takuya Goto, Hao San, Masao Hotta (TCU), Yoshihiro Baba, Hirokatsu Saito, Toshiaki Koyahara (NAKAYO)
(34)
RECONF
09:25-09:50 Evaluation of Out-Of-Order System for FaSTAR Implemented on FPGAs RECONF2011-45 Takayuki Akamine, Kenta Inakagata (Keio Univ.), Yasunori Osana (Ryukyu Univ.), Naoyuki Fujita (JAXA), Hideharu Amano (Keio Univ.)
(35)
RECONF
09:50-10:15 A good similarity of a datapath classification method for FPGA-based accelerator systems RECONF2011-46 Yui Ogawa (Nagasaki Univ.), Yasunori Osana (Ryukyu Univ.), Masato Yoshimi (Doshisha Univ.), Akira Funahashi, Noriko Hiroi, Hideharu Amano (Keio Univ.), Yuichiro Shibata, Kiyoshi Oguri (Nagasaki Univ.)
(36)
RECONF
10:15-10:40 CP-SAR Image Processing System Using Two FPGA Board and PC in UAV RECONF2011-47 Koshi Oishi, Kazuteru Namba, Hideo Ito, Josaphat Tetuko Sri Sumantyo (Chiba Univ.)
Tue, Nov 29 AM 
Chair: Kohei Miayase
09:00 - 10:40
(37)
DC
09:00-09:25 Modeling Economics of LSI Design and Manufacturing for Selecting Test Design. VLD2011-71 DC2011-47 Noboru Shimizu, Tsuyoshi Iwagaki, Hideyuki Ichihara, Tomoo Inoue (Hiroshima City Univ.)
(38)
DC
09:25-09:50 Improvement of Test Data Compression Rate for Chiba-Scan Testing by Reconstructing Scan Chain VLD2011-72 DC2011-48 Masato Akagawa, Kazuteru Namba, Hideo Ito (Chiba univ.)
(39)
DC
09:50-10:15 A Scan Chain Construction Method to Reduce Test Data Volume on BAST VLD2011-73 DC2011-49 Yun Chen, Toshinori Hosokawa (Nihon Univ.), Masayoshi Yoshimura (Kyushu Univ.)
(40)
DC
10:15-10:40 A BIST-Aided Scan Test using Shifting Inverter Code and a TPG Method for Test Data Reduction VLD2011-74 DC2011-50 Yasuhiko Okada, Hiroyuki Yotsuyanagi, Masaki Hashizume (Univ. of Tokushima)
Tue, Nov 29 AM 
Chair: Hideharu Amano (Keio Univ.)
11:00 - 11:50
(41) 11:00-11:50 [Fellow Memorial Lecture]
Safe, Secure and Reliable Society by Electronics and InformationTechnology
-- What and how should we protect? --
VLD2011-75 CPM2011-156 ICD2011-88 CPSY2011-42 DC2011-51 RECONF2011-48
Shuichi Sakai (UT)
Tue, Nov 29 PM 
Chair: Sumio Morioka (NEC)
13:00 - 15:05
(42)
CPSY
13:00-13:25 A Study of Employing Java as A High-level Synthesis Language for FPGA CPSY2011-43 Takefumi Miyoshi (UEC), Satoshi Funada (e-trees)
(43)
CPSY
13:25-13:50 A Scaling Method for a Large FU Array Accerlator on Multiple FPGAs CPSY2011-44 Kodai Moritaka, Shunsuke Shitaoka, Kazuhiro Yoshimura, Jun Yao, Takashi Nakada, Yasuhiko Nakashima (NAIST)
(44)
CPSY
13:50-14:15 Power Estimation of Variable Stages Pipeline Processor Using Power Gating Technique CPSY2011-45 Masaki Tanaka, Takahiro Sasaki, Tomoyuki Nakabayashi, Kazuhiko Ohno, Toshio Kondo (Mie Univ)
(45)
CPSY
14:15-14:40 A Study on Hardware Trojyan embedded Manchurian LSI for Cipher processing CPSY2011-46 Takeshi Kumaki, Youhei Mochizuki, Takeshi Fujino (Ritsumeikan Univ.)
(46)
CPSY
14:40-15:05 Platform for Tool as a Service
-- To serve development tools via cloud service --
CPSY2011-47
Takayuki Kando (QTS), Tomohiro Moriyama, Norifumi Yoshimatsu (ISIT), Kazuaki Murakami (Kyushu Univ.)
Tue, Nov 29 PM 
Chair: Akira Onozawa (NTT)
13:00 - 15:05
(47)
VLD
13:00-13:25 Layout Methodology for Self-Alinged Double Patterning VLD2011-76 DC2011-52 Chikaaki Kodama, Koichi Nakayama, Toshiya Kotani, Shigeki Nojima, Shoji Mimotogi, Shinji Miyamoto (Toshiba)
(48)
VLD
13:25-13:50 An Integer Linear Programming based Multiple Task Allocation Method for Fault Tolerance in Network on Chip VLD2011-77 DC2011-53 Hiroshi Saito (Univ. Aizu), Tomohiro Yoneda (NII), Yuichi Nakamura (NEC)
(49)
VLD
13:50-14:15 Ymtools: an infrastructure for research and development of logic synthesis and verification VLD2011-78 DC2011-54 Yusuke Matsunaga (Kyushu Univ.)
(50)
VLD
14:15-14:40 A Basic Study on Timing-Test Scheduling for Post-Silicon Skew Tuning VLD2011-79 DC2011-55 Mineo Kaneko (JAIST)
(51)
VLD
14:40-15:05 A Hardware Development by C Source Code Visualization VLD2011-80 DC2011-56 Akitoshi Matsuda, Shinichi Baba, Hirofumi Takamoto (Q's Forum)
Tue, Nov 29 PM 
Chair: Masahiko Yoshimoto (Kobe Univ.)
13:00 - 15:30
(52)
CPM
13:00-13:50 [Invited Talk]
Ultra-precision measurement & fabrication technology of LSI and its materials for the next generation.
-- Toward the atomic scale production applying novel opto-machanical methods --
CPM2011-157 ICD2011-89
Hiroshi Kubota, Yuki Soh, Seiya Matsukawa (Kumamoto Univ.), Kouji Kosaka, Tadayuki Kyotani (PMT)
(53)
CPM
13:50-14:40 [Invited Talk]
Integrated CMOS-MEMS Technology and Its Applications CPM2011-158 ICD2011-90
Hiroki Morimura, Toshishige Shimamura, Kei Kuwabara, Kazuyoshi Ono (NTT), Katsuyuki Machida (NTT-AT)
(54)
ICD
14:40-15:05 Implementation of an FU Array Accelerator and its Analysis CPM2011-159 ICD2011-91 Mitsutoshi Saito, Shunsuke Shitaoka, Kazuhiro Yoshimura, Jun Yao, Takashi Nakada, Yasuhiko Nakashima (NAIST)
(55)
ICD
15:05-15:30 Multi-core LSI Lifetime Extension by NBTI-Recovery-based Self-healing CPM2011-160 ICD2011-92 Takashi Matsumoto, Hiroaki Makino (Kyoto Univ.), Kazutoshi Kobayashi (Kyoto Inst. Tech.), Hidetoshi Onodera (Kyoto Univ.)
Tue, Nov 29 PM 
15:30 - 16:50
(56) 15:30-16:50  
Tue, Nov 29  
Chair: Kimiyoshi Usami(Shibaura Inst. of Tech.)
17:00 - 18:00
(57) 17:00-18:00 [Keynote Address]
Lithography : past, present, and future VLD2011-81 CPM2011-161 ICD2011-93 CPSY2011-48 DC2011-57 RECONF2011-49
Shigeki Nojima (Toshiba)
Wed, Nov 30 AM 
Chair: Kimiyoshi Usami(Shibaura Inst. of Tech.)
09:00 - 09:50
(58)
VLD
09:00-09:50 [Invited Talk]
Ultra Low Voltage Subthreshold Circuit Design VLD2011-82 DC2011-58
Masanori Hashimoto (Osaka Univ.)
Wed, Nov 30 AM 
Chair: Tsuyoshi Iwagaki
10:05 - 11:45
(59)
DC
10:05-10:30 Capture power reduction in multi-cycle test structure VLD2011-83 DC2011-59 Hisato Yamaguchi, Makoto Matsuzono, Kohei Miyase, Yasuo Sato, Seiji Kajihara (KIT)
(60)
DC
10:30-10:55 On the design for testability method using Time to Digital Converter for detecting delay faults VLD2011-84 DC2011-60 Hiroyuki Makimoto, Hiroyuki Yotsuyanagi, Masaki Hashizume (Univ. of Tokushima)
(61)
DC
10:55-11:20 A study on path selection results of an adaptive field test with process variation and aging degradation for VLSI VLD2011-85 DC2011-61 Satoshi Kashiwazaki, Toshinori Hosokawa (Nihon Univ), Masayoshi Yoshimura (Kyu Univ)
(62)
DC
11:20-11:45 A Method of Thermal Uniformity Control During BIST VLD2011-86 DC2011-62 Eri Murata (NAIST), Satoshi Ohtake (Oita Univ.), Yasuhiko Nakashima (NAIST)
Wed, Nov 30 AM 
Chair: Satoshi Komatsu (Univ. of Tokyo)
10:05 - 11:45
(63)
VLD
10:05-10:30 A length difference reduction algorithm by using flow in set pair routing problem for single layer PCB routing VLD2011-87 DC2011-63 Yusaku Yamamoto, Atsushi Takahashi (Osaka Univ.)
(64)
VLD
10:30-10:55 An Improved Simulated Annealing for 3D Packing with Sequence Triple and Quintuple Representations VLD2011-88 DC2011-64 Yiqiang Sheng (Tokyo Inst. of Tech.), Atsushi Takahashi (Osaka Univ.), Shuichi Ueno (Tokyo Inst. of Tech.)
(65)
DC
10:55-11:20 Controller-Sharing Based Asynchronous Power-Gating Scheme and Its Application VLD2011-89 DC2011-65 Takao Kawano (Tohoku Univ.), Naoya Onizawa (McGill Univ.), Atsushi Matsumoto, Takahiro Hanyu (Tohoku Univ.)
(66)
VLD
11:20-11:45 Power-Gating Circuit Scheme for Transient-Glitch Energy Reduction VLD2011-90 DC2011-66 Yuya Ohta, Masaru Kudo, Kimiyoshi Usami (Shibaura Institute of Tech.)
Wed, Nov 30 AM 
Chair: Takefumi Miyoshi
09:00 - 11:20
(67)
CPSY
09:00-09:25 An Acceleration Method for Three-Dimensional Smith-Waterman Algorithm on a GPU CPSY2011-49 Saori Sudo, Masato Yoshimi, Mitsunori Miki (Doshisha Univ.)
(68)
CPSY
09:25-09:50 A Priority-Aware On-Chip Network Router for Reducing Priority Inversions CPSY2011-50 Yujiro Sasagawa, Hiroki Matsutani, Nobuyuki Yamasaki (Keio Univ.)
  09:50-10:05 Break ( 15 min. )
(69)
CPSY
10:05-10:30 A DMR based Parmanent Error Locating Method for a Dependable FU Array CPSY2011-51 Yohei Hazama, Jun Yao, Takashi Nakada, Yasuhiko Nakashima (NAIST)
(70)
CPSY
10:30-10:55 A Trial on formalization locality of reference, based on the reference density function CPSY2011-52 Hiroshi Fukuchi (Kyushu Univ.), Takayuki Kando (QTS), Kazuaki Murakami (Kyushu Univ.)
(71)
CPSY
10:55-11:20 Inhibiting Fluctuation of Execution Time of Real Time Tasks using Tightly Coupled Memory CPSY2011-53 Tomoaki Ukezono, Yuanzhe LIU, Kiyofumi Tanaka (JAIST)
Wed, Nov 30 AM 
Chair: Takeshi Yamamura (Fujitsu Lab.)
09:00 - 11:45
(72)
ICD
09:00-09:25 A Circuit Partitioning Strategy for 3-D Integrated Floating-point Multipliers CPM2011-162 ICD2011-94 Kazushige Kawai, Jubee Tada (Yamagata Univ.), Ryusuke Egawa, Hiroaki Kobayashi (Tohoku Univ.), Gensuke Goto (Yamagata Univ.)
(73)
ICD
09:25-09:50 Measurements and Co-Simulation of On-Chip and On-Boad AC Power Noise in Digital Integrated Circuits CPM2011-163 ICD2011-95 Kumpei Yoshikawa, Yuta Sasaki (Kobe Univ.), Kouji Ichikawa (DENSO), Yoshiyuki Saito (Panasonic), Makoto Nagata (Kobe Univ./CREST,JST)
  09:50-10:05 Break ( 15 min. )
(74)
ICD
10:05-10:30 A 40nm 144mW VLSI Processor for Realtime 60k Word Continuous Speech Reconginion CPM2011-164 ICD2011-96 Takanobu Sugahara, Guangji He, Tsuyoshi Fujinaga, Yuki Miyamoto, Hiroki Noguchi, Shintaro Izumi, Hiroshi Kawaguchi, Masahiko Yoshimoto (Kobe Univ.)
(75)
ICD
10:30-10:55 Immunity Evaluation of SRAM Core Using DPI with On-Chip Diagnosis Structures CPM2011-165 ICD2011-97 Takuya Sawada, Taku Toshikawa, Kumpei Yoshikawa (Kobe Univ.), Hidehiro Takata, Koji Nii (Renesas Electronics Corp.), Makoto Nagata (Kobe Univ.)
(76)
ICD
10:55-11:20 A 22-Gb/s and over-33-mega-frame/s throughput bridge-function unit in a low-latency OLT LSI for the coexistence of 10G-EPON and GE-PON CPM2011-166 ICD2011-98 Shoko Ohteru, Tomoaki Kawamura, Hiroki Suto, Masami Urano, Mamoru Nakanishi, Tsugumichi Shibata (NTT)
(77)
ICD
11:20-11:45 10G-EPON OLT and ONU LSIs for next-generation FTTx system CPM2011-167 ICD2011-99 Tomoaki Kawamura, Shoko Ohteru, Sadayuki Yasuda, Akihiko Miyazaki, Kenji Kawai, Ritsu Kusaba, Mamoru Nakanishi, Masami Urano, Tsugumichi Shibata (NTT)

Announcement for Speakers
General TalkEach speech will have 20 minutes for presentation and 5 minutes for discussion.

Contact Address and Latest Schedule Information
VLD Technical Committee on VLSI Design Technologies (VLD)   [Latest Schedule]
Contact Address Kazutoshi Kobayashi (Kyoto Institute of Technology)
E--mail: bat
Tel: +81-75-724-7452 
Announcement See also VLD's homepage:
http://www.ieice.org/~vld/
CPM Technical Committee on Component Parts and Materials (CPM)   [Latest Schedule]
Contact Address Toshishige Shimamura (NTT Microsystem Integration Laboratories)
TEL: 046-240-2415 FAX: 046-240-2936
E--mail: ge 
ICD Technical Committee on Integrated Circuits and Devices (ICD)   [Latest Schedule]
Contact Address Minoru Fujishima (The University of Tokyo)
TEL 03-5841-7425,FAX 03-5841-8575
E--mail:eetu- 
CPSY Technical Committee on Computer Systems (CPSY)   [Latest Schedule]
Contact Address Akira ASATO (FUJITSU)
TEL +81-44-754-3233, FAX +81-44-754-3214
E--mail: a 
DC Technical Committee on Dependable Computing (DC)   [Latest Schedule]
Contact Address Masato Kitakami
Graduate School of Advanced Integration Science,
Chiba University
1-33 Yayoi-cho Inage-ku, Chiba 263-8522 JAPAN
TEL/FAX +43.290.3039
E--mail:fultyba-u 
RECONF Technical Committee on Reconfigurable Systems (RECONF)   [Latest Schedule]
Contact Address Nobuya WATANABE (Okayama Univ.)
E--mail: bu-u
TEL: +81-86-251-8251
FAX: +81-86-251-8251 
IPSJ-SLDM Special Interest Group on System and LSI Design Methodology (IPSJ-SLDM)   [Latest Schedule]
Contact Address Nozomu Togawa (Waseda University)
Email sldm2011g 


Last modified: 2011-11-02 12:54:46


Notification: Mail addresses are partially hidden against SPAM.

[Download Paper's Information (in Japanese)] <-- Press download button after click here.
 
[Cover and Index of IEICE Technical Report by Issue]
 

[Presentation and Participation FAQ] (in Japanese)
 

[Return to VLD Schedule Page]   /   [Return to CPM Schedule Page]   /   [Return to ICD Schedule Page]   /   [Return to CPSY Schedule Page]   /   [Return to DC Schedule Page]   /   [Return to RECONF Schedule Page]   /   [Return to IPSJ-SLDM Schedule Page]   /  
 
 Go Top  Go Back   Prev VLD Conf / Next VLD Conf [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


[Return to Top Page]

[Return to IEICE Web Page]


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan