IEICE Technical Committee Submission System
Advance Program
Online Proceedings
[Sign in]
Tech. Rep. Archives
 Go Top  Go Back   / [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


Technical Committee on Circuits and Systems (CAS) [schedule] [select]
Chair Satoshi Tanaka (Murata)
Vice Chair Toshihiko Takahashi (Niigata Univ.)
Secretary Taizou Yamawaki (Hitachi), Shunsuke Koshita (Tohoku Univ.)
Assistant Toshihiro Tachibana (Shonan Inst. of Tech.), Yohei Nakamura (Hitachi)

Technical Committee on VLSI Design Technologies (VLD) [schedule] [select]
Chair Yusuke Matsunaga (Kyushu Univ.)
Vice Chair Takashi Takenana (NEC)
Secretary Hiroyuki Tomiyama (Ritsumeikan Univ.), Daisuke Fukuda (Fujitsu Labs.)
Assistant Ittetsu Taniguchi (Ritsumeikan Univ.)

Technical Committee on Signal Processing (SIP) [schedule] [select]
Chair Osamu Houshuyama (NEC)
Vice Chair Makoto Nakashizuka (Chiba Inst. of Tech.), Masahiro Okuda (Univ. of Kitakyushu)
Secretary Masanori Tsujikawa (NEC), Akira Hirabayashi (Ritsumeikan Univ.)
Assistant Takamichi Miyata (Chiba Inst. of Tech.)

Technical Committee on Mathematical Systems Science and its applications (MSS) [schedule] [select]
Chair Satoshi Yamane (Kanazawa Univ.)
Vice Chair Morikazu Nakamura (Univ. of Ryukyus)
Secretary Mitsuru Nakata (Yamaguchi Univ.), Ichiro Toyoshima (Toshiba)
Assistant Hideki Kinjo (Okinawa Univ.)

Conference Date Wed, Jun 17, 2015 09:20 - 17:50
Thu, Jun 18, 2015 09:20 - 12:25
Topics System, signal processing and related topics 
Conference Place  
Contact
Person
Associate Prof. Kazuya HARAGUCHI
Sponsors This conference is co-sponsored by IEEE Signal Processing Society Japan Chapter. This conference is technical co-sponsored by IEEE Circuits and Systems Society Japan Chapter(IEEE CASS JC).
Copyright
and
reproduction
All rights are reserved and no part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopy, recording, or any information storage and retrieval system, without permission in writing from the publisher. Notwithstanding, instructors are permitted to photocopy isolated articles for noncommercial classroom use without fee. (License No.: 10GA0019/12GB0052/13GB0056/17GB0034/18GB0034)

Wed, Jun 17 AM 
09:20 - 10:35
(1) 09:20-09:45 Design of Probabilistic Boolean Networks Based on Network Structure and Steady-state Probabilities CAS2015-1 VLD2015-8 SIP2015-32 MSS2015-1 Koichi Kobayashi (Hokkaido Univ.), Kunihiko Hiraishi (JAIST)
(2) 09:45-10:10 Choreography Realization by Re-constructible Decomposition of Acyclic Relations CAS2015-2 VLD2015-9 SIP2015-33 MSS2015-2 Toshiyuki Miyamoto (Osaka Univ.)
(3) 10:10-10:35 Stability of Matching on Stable Matching Problem with Multicriteria Preference List CAS2015-3 VLD2015-10 SIP2015-34 MSS2015-3 Hideki Kinjo (Okinawa Univ.), Morikazu Nakamura (Univ. of the Ryukyus)
  10:35-10:45 Break ( 10 min. )
Wed, Jun 17 AM 
10:45 - 12:00
(4) 10:45-11:10 Extension of One-Instruction-Set Computer and Its Evaluation CAS2015-4 VLD2015-11 SIP2015-35 MSS2015-4 Noriaki Sakamoto, Tanvir Ahmed (Tokyo Tech), Jason H. Anderson (Univ. of Toronto), Yuko Hara-Azumi (Tokyo Tech)
(5) 11:10-11:35 Accelerating techniques for test pattern compaction for large circuits CAS2015-5 VLD2015-12 SIP2015-36 MSS2015-5 Yusuke Matsunaga (Kyushu Univ.)
(6) 11:35-12:00 A Case Study of Symbolic Model Checking of Large Scale Hardware IP CAS2015-6 VLD2015-13 SIP2015-37 MSS2015-6 Yuta Morimitsu, Tomoyuki Yokogawa (Okayama Pref. Univ.), Masafumi Kondo, Hisashi Miyazaki (Kawasaki Univ. of Medical Welfare), Yoichiro Sato, Kazutami Arimoto (Okayama Pref. Univ.)
  12:00-13:20 Lunch Break ( 80 min. )
Wed, Jun 17 PM 
13:20 - 15:00
(7) 13:20-13:45 On the Complexity of Mining Maximal Frequent Subgraphs CAS2015-7 VLD2015-14 SIP2015-38 MSS2015-7 Satoshi Tayu, Shuni Go, Shuichi Ueno (Tokyo Tech)
(8) 13:45-14:10 The characteristic of routes selected by degree centrality-aware distance vector routing CAS2015-8 VLD2015-15 SIP2015-39 MSS2015-8 Yoshihiro Kaneko (Gifu Univ.)
(9) 14:10-14:35 The difference in profit allocation of participants in deregulated electricity markets CAS2015-9 VLD2015-16 SIP2015-40 MSS2015-9 Ryo Hase, Norihiko Shinomiya (Soka Univ.)
(10) 14:35-15:00 Constrained vector fitting and its application to filter characteristics approximation CAS2015-10 VLD2015-17 SIP2015-41 MSS2015-10 Toshiki Matsubara, Toshikazu Sekine, Yasuhiro Takahashi (Gifu Univ.)
  15:00-15:15 Break ( 15 min. )
Wed, Jun 17 PM 
15:15 - 16:05
(11) 15:15-16:05 [Invited Lecture]
A consideration on a pseudo-positive real function CAS2015-11 VLD2015-18 SIP2015-42 MSS2015-11
Tetsuo Nishi (Kyushu Univ.)
  16:05-16:20 Break ( 15 min. )
Wed, Jun 17 PM 
16:20 - 17:50
(12) 16:20-17:50 [Panel Discussion]
The Role of System and Signal Processing Subsociety
-- Society Activity and Job Search --
CAS2015-12 VLD2015-19 SIP2015-43 MSS2015-12
Atsushi Takahashi (Tokyo Tech), Yoshihiro Kaneko (Gifu Univ.), Yusuke Matsunaga (Kyushu Univ.), Osamu Hoshuyama, Yuichi Nakamura (NEC)
Thu, Jun 18 AM 
09:20 - 10:35
(13) 09:20-09:45 Stabilization of Nonequilibrium Target State in Population Games Using Capitation Tax and Subsidy CAS2015-13 VLD2015-20 SIP2015-44 MSS2015-13 Masaya Kinoshita, Takafumi Kanazawa (Osaka Univ.)
(14) 09:45-10:10 Multipopulation Game Dynamics Generated by Population-Independent Pairwise Proportional Imitation CAS2015-14 VLD2015-21 SIP2015-45 MSS2015-14 Manao Machida, Takafumi Kanazawa (Osaka Univ.)
(15) 10:10-10:35 Software model checking of embedded assembly programs by symbolic execution CAS2015-15 VLD2015-22 SIP2015-46 MSS2015-15 Ryosuke Konoshita, Satoshi Yamane (Kanazawa Univ.)
  10:35-10:45 Break ( 10 min. )
Thu, Jun 18 AM 
10:45 - 12:25
(16) 10:45-11:10 Multi-channel Feedforward ANC System Using Microphone Arrays for Noise Source Separation CAS2015-16 VLD2015-23 SIP2015-47 MSS2015-16 Satoshi Kinoshita, Yoshinobu Kajikawa (Kansai Univ.)
(17) 11:10-11:35 Non-Frequency-Overlapping Dual-Sweep Waveform for De-Ramp Processing in FM Continuous Wave Radar CAS2015-17 VLD2015-24 SIP2015-48 MSS2015-17 Osamu Hoshuyama, Minoru Kobayashi, Masafumi Emura (NEC)
(18) 11:35-12:00 A design method of the Low Delay Band-Pass Maximally Flat FIR Digital Differentiators CAS2015-18 VLD2015-25 SIP2015-49 MSS2015-18 Takashi Yoshida, Naoyuki Aikawa (Tokyo Univ. of Science)
(19) 12:00-12:25 Compensation of Nonlinear Distortions for Parametric Array Loudspeakers
-- In the case of changing the amplitude of input signal --
CAS2015-19 VLD2015-26 SIP2015-50 MSS2015-19
Yuta Hatano, Satoshi Kinoshita, Chuang Shi, Yoshinobu Kajikawa (Kansai Univ.)

Announcement for Speakers
General TalkEach speech will have 20 minutes for presentation and 5 minutes for discussion.
Invited TalkEach speech will have 40 minutes for presentation and 10 minutes for discussion.

Contact Address and Latest Schedule Information
CAS Technical Committee on Circuits and Systems (CAS)   [Latest Schedule]
Contact Address Norihiko Shinomiya (Soka University)
TEL: 042-691-9400
E--mail:  
VLD Technical Committee on VLSI Design Technologies (VLD)   [Latest Schedule]
Contact Address Hiroyuki Tomiyama (Ritsumeikan University)
E--mail: htfci
Tel: 077-561-4928 
Announcement See also VLD's homepage:
http://www.ieice.org/~vld/
SIP Technical Committee on Signal Processing (SIP)   [Latest Schedule]
Contact Address Masanori Tsujikawa (NEC Corp.)
Email: tucbc 
MSS Technical Committee on Mathematical Systems Science and its applications (MSS)   [Latest Schedule]
Contact Address Mitsuru Nakata (Yamaguchi Univ.)
Tel: +81-83-933-5402
E--mail: mgu-u 


Last modified: 2015-06-16 09:25:02


Notification: Mail addresses are partially hidden against SPAM.

[Download Paper's Information (in Japanese)] <-- Press download button after click here.
 
[Cover and Index of IEICE Technical Report by Issue]
 

[Presentation and Participation FAQ] (in Japanese)
 

[Return to CAS Schedule Page]   /   [Return to VLD Schedule Page]   /   [Return to SIP Schedule Page]   /   [Return to MSS Schedule Page]   /  
 
 Go Top  Go Back   / [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


[Return to Top Page]

[Return to IEICE Web Page]


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan