IEICE Technical Committee Submission System
Advance Program
Online Proceedings
[Sign in]
Tech. Rep. Archives
 Go Top  Go Back   / [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


Technical Committee on VLSI Design Technologies (VLD) [schedule] [select]
Chair Nozomu Togawa (Waseda Univ.)
Vice Chair Daisuke Fukuda (Fujitsu Labs.)
Secretary Yukihide Kohira (Univ. of Aizu), Yuichi Sakurai (Hitachi)
Assistant Kazuki Ikeda (Hitachi)

Technical Committee on Hardware Security (HWS) [schedule] [select]
Chair Shinichi Kawamura (Toshiba)
Vice Chair Makoto Ikeda (Univ. of Tokyo), Yasuhisa Shimazaki (Renesas Electronics)
Secretary Hiroki Kunii (SECOM), Takatsugu Ono (Kyushu Univ.)

Conference Date Wed, Mar 4, 2020 09:30 - 17:40
Thu, Mar 5, 2020 09:30 - 17:15
Fri, Mar 6, 2020 09:30 - 17:40
Sat, Mar 7, 2020 10:30 - 14:40
Topics Design Technology for System-on-Silicon, Hardware Security, etc. 
Conference Place Okinawa Ken Seinen Kaikan 
Transportation Guide http://www.okiseikan.or.jp/
Announcement This workshop has been cancelled. However, the technical report will be issued.
Copyright
and
reproduction
All rights are reserved and no part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopy, recording, or any information storage and retrieval system, without permission in writing from the publisher. Notwithstanding, instructors are permitted to photocopy isolated articles for noncommercial classroom use without fee. (License No.: 10GA0019/12GB0052/13GB0056/17GB0034/18GB0034)
Registration Fee This workshop will be held as the IEICE workshop in fully electronic publishing. Registration fee will be necessary except the speakers and participants other than the participants to workshop(s) in non-electronic publishing. See the registration fee page. We request the registration fee or presentation fee to participants who will attend the workshop(s) on HWS, VLD.

Wed, Mar 4 AM 
09:30 - 10:20
(1) 09:30-09:55 A Method to Decide Row-Shift Decomposability of Index Generation Functions VLD2019-94 HWS2019-67 Tsunesada Kyoichiro, Shinobu Nagayama, Masato Inagi, Shin'ichi Wakabayashi (HCU)
(2) 09:55-10:20 A Pin-Pair Routing Method for Length Difference Reduction in Set-Pair Routing VLD2019-95 HWS2019-68 Kunihiko Wada, Shimpei Sato, Atsushi Takahashi (TokyoTech)
  10:20-10:30 Break ( 10 min. )
Wed, Mar 4 AM 
10:30 - 11:45
(3) 10:30-10:55 An EVBDD-based Design Verification for Elementary Function Generators VLD2019-96 HWS2019-69 Hiroto Fukuhara, Shinobu Nagayama, Masato Inagi, Shin'ichi Wakabayashi (HCU)
(4) 10:55-11:20 An Automatic Method to Generalize Matrix-Vector Multiplication with Multiple Processors Considering the Efficiency of the Communications VLD2019-97 HWS2019-70 Akihiro Goda, Masahiro Fujita (UT)
(5) 11:20-11:45 A Study of Arithmetic-Oriented Application Implementations for Via-Switch FPGA VLD2019-98 HWS2019-71 Takashi Imagawa (Ritsumeikan Univ.), Yu Jaehoon (Tokyo Tech), Masanori Hashimoto (Osaka Univ.), Hiroyuki Ochi (Ritsumeikan Univ.)
  11:45-13:00 Lunch Break ( 75 min. )
Wed, Mar 4 PM 
13:00 - 14:15
(6) 13:00-13:25 MTJ-based Nonvolatile Flip-Flop Circuit Using Dual Power Supplies for Low-voltage Operation VLD2019-99 HWS2019-72 Sosuke Akiba, Kimiyoshi Usami (SIT)
(7) 13:25-13:50 A Study of Dynamic Power Optimization by Latch Insertion for Asynchronous RTL Models VLD2019-100 HWS2019-73 Shogo Semba, Hiroshi Saito (UoA)
(8) 13:50-14:15 Standard Cell Library of Stack Structured Cells to Reduce LSI Maximum Power Consumption VLD2019-101 HWS2019-74 Yuki Imai (Saitama Univ.), Shinichi Nishizawa (Fukuoka Univ.), Kazuhito Ito (Saitama Univ.)
  14:15-14:30 Break ( 15 min. )
Wed, Mar 4 PM 
14:30 - 15:45
(9) 14:30-14:55 Estimation method of process variation using an IDDQ test and retention characteristics of flip-flop VLD2019-102 HWS2019-75 Shinichi Nishizawa (Fukuoka Univ.), Kazuhito (Saitama Univ.)
(10) 14:55-15:20 Gate Sizing for Programmable Delay Elements on Post-Silicon Delay Tuning VLD2019-103 HWS2019-76 Kota Muroi, Yukihide Kohira (UoA)
(11) 15:20-15:45 Thermal-Aware Clock Skew Scheduling Based on Two-Graph Approach VLD2019-104 HWS2019-77 Mineo Kaneko (JAIST)
  15:45-16:00 Break ( 15 min. )
Wed, Mar 4 PM 
16:00 - 17:40
(12) 16:00-16:25 Pixel-based Mask Optimization with Lagrangian Relaxation and Boundary Flipping VLD2019-105 HWS2019-78 Rina Azuma, Yukihide Kohira (Univ. of Aizu), Tomomi Matsui, Atsushi Takahashi (Tokyo Tech), Chikaaki Kodama (KIOXIA)
(13) 16:25-16:50 Machine Learning Based Lithography Hotspot Detection Method and Evaluation VLD2019-106 HWS2019-79 Hidekazu Takahashi, Shimpei Sato, Atsushi Takahashi (Tokyo Tech)
(14) 16:50-17:15 Additional Training Data Generation for Lithography Hotspot Detection by Modifying Existing Training Data VLD2019-107 HWS2019-80 Gaku Kataoka, Masato Inagi, Shinobu Nagayama, Shin'ichi Wakabayashi (Hiroshima City Univ.)
(15) 17:15-17:40 A Preliminary Study of Spectrum-based Feature Vectors for Lithography Hotspot Detection VLD2019-108 HWS2019-81 Masato Inagi, Gaku Kataoka, Shinobu Nagayama, Shin'ichi Wakabayashi (Hiroshima City Univ.)
Thu, Mar 5 AM 
09:30 - 10:20
(16) 09:30-09:55 Monte Carlo Tree Search for routing of delivery drone VLD2019-109 HWS2019-82 Kota Iwasaki, Yasuhiro Takashima (Univ. of Kitakyushu)
(17) 09:55-10:20 HCP: History-based Congestion Prediction Algorithm for Network-on-Chip VLD2019-110 HWS2019-83 Zhenyu Hu, Michael Conrad Meyer (Waseda Univ.), Xin Jiang (NITKIT), Takahiro Watanabe (Waseda Univ.)
  10:20-10:30 Break ( 10 min. )
Thu, Mar 5 AM 
10:30 - 11:45
(18) 10:30-10:55 Motor Current Signature Analysis Based On-Line Fault Detection of DC Motor VLD2019-111 HWS2019-84 Naoki Osako (Kwansei Gakuin Univ.), Hiroyuki Kanbara (ASTEM), Nagisa Ishiura (Kwansei Gakuin Univ.)
(19) 10:55-11:20 Fault-tolerant Design for Memristor Neural Network Using Checksum and Online Testing VLD2019-112 HWS2019-85 Mamoru Ishizaka, Michihiro Shintani, Michiko Inoue (NAIST)
(20) 11:20-11:45 stochasitc fast estimation of timing error induced circuit lifetime distribution VLD2019-113 HWS2019-86 Hazuki Tomiyama, Yutaka Masuda, Tohru Ishihara (Nagoya Univ.)
  11:45-13:00 Lunch Break ( 75 min. )
Thu, Mar 5 PM 
13:00 - 14:15
(21) 13:00-13:25 Hardware Control from Erlang Programs on Programmable SoC VLD2019-114 HWS2019-87 Hidekazu Wakabayashi (Kwansei Gakuin Univ.), Nagisa Ishiura (Kwnsei Gakuin Univ.)
(22) 13:25-13:50 A Study Toward Binary Code Generation Using Neural Programmer-Interpreters VLD2019-115 HWS2019-88 Masahiko Tsuyama, Ryusuke Miyamoto (Meiji Univ.)
(23) 13:50-14:15 A Study of A H/W-S/W Co-design Method to Make Effective Utilization of System Resources VLD2019-116 HWS2019-89 Fumitoshi Karube, Shunsuke Tatsumi, Naoya Okada, Ryo Yamamoto, Yoshihiro Ogawa (MELCO), Abraham Goldsmith, Rien Quirynen (MERL)
  14:15-14:30 Break ( 15 min. )
Thu, Mar 5 PM 
14:30 - 15:45
(24) 14:30-14:55 [Memorial Lecture]
Small-Area and Low-Power FPGA-Based Multipliers using Approximate Elementary Modules VLD2019-117 HWS2019-90
Yi Guo, Heming Sun, Shinji Kimura (Waseda Univ.)
(25) 14:55-15:20 [Memorial Lecture]
A Tuning-Free Hardware Reservoir Based on MOSFET Crossbar Array for Practical Echo State Network Implementation VLD2019-118 HWS2019-91
Yuki Kume, Song Bian, Takashi Sato (Kyoto Univ.)
(26) 15:20-15:45 [Memorial Lecture]
Workload-aware Data-eviction Self-adjusting System of Multi-SCM Storage to Resolve Trade-off between SCM Data-retention Error and Storage System Performance VLD2019-119 HWS2019-92
Reika Kinoshita, Chihiro Matsui, Atsuya Suzuki, Shouhei Fukuyama, Ken Takeuchi (Chuo Univ.)
  15:45-16:00 Break ( 15 min. )
Thu, Mar 5 PM 
16:00 - 17:15
(27) 16:00-16:25 Approximate Floating Point Multiplier based on Shifting Addition Using Carry Signal from Second-Highest-Bit VLD2019-120 HWS2019-93 Jie Li, Yi Guo, Shinji Kimura (Waseda Univ.)
(28) 16:25-16:50 Image edge detection using Latest Results based Approximate Computing VLD2019-121 HWS2019-94 Hajime Ochi, Kimiyoshi Usami (SIT)
(29) 16:50-17:15 NA VLD2019-122 HWS2019-95 Masashi Tawada, Nozomu Togawa (Waseda Univ.)
Fri, Mar 6 AM 
09:30 - 10:20
(30) 09:30-09:55 N/A VLD2019-123 HWS2019-96 Yosuke Mukasa, Tomoya Wakaizumi, Shu Tanaka, Nozomu Togawa (Waseda Univ.)
(31) 09:55-10:20 NA VLD2019-124 HWS2019-97 Sho Kanamaru, Kotaro Terada, Kazushi Kawamura, Shu Tanaka (Waseda Univ.), Yoshinori Tomita (Fujitsu Laboratories, Ltd), Nozomu Togawa (Waseda Univ.)
  10:20-10:30 Break ( 10 min. )
Fri, Mar 6 AM 
10:30 - 11:45
(32) 10:30-10:55 A Consideration on Efficient Anomaly Detection Based on Isolation Forest VLD2019-125 HWS2019-98 Tsubasa Ikeda, Shinobu Nagayama, Masato Inagi, Shin'ichi Wakabayashi (HCU)
(33) 10:55-11:20 VLD2019-126 HWS2019-99
(34) 11:20-11:45 Development of Traffic Monitoring System for Network Virtualization with Hardware Accelerator VLD2019-127 HWS2019-100 Namiko Ikeda, Yuta Ukon, Shouko Ohteru, Shuhei Yoshida, Koyo Nitta (NTT)
  11:45-13:00 Lunch Break ( 75 min. )
Fri, Mar 6 PM 
13:00 - 14:15
(35) 13:00-13:25 Fundamental Study on Fault Analysis with Non-Uniform Faulty Values Caused at Fault Injection into Sequential Circuit VLD2019-128 HWS2019-101 Takumi Okamoto, Daisuke Fujimoto (NAIST), Kazuo Sakiyama, Li Yang (UEC), Yu-ichi Hayashi (NAIST)
(36) 13:25-13:50 Fundamental Study on Side-Channel Attacks on Radio Communication ICs VLD2019-129 HWS2019-102 Ryuuya Ichinose, Sakamoto Junichi, Tsutomu Matsumoto (Yokohama National Univ.)
(37) 13:50-14:15 Design Space Search for Faster Fp256 Elliptic Curve Cryptography VLD2019-130 HWS2019-103 Kento Ikeda (Tokyo Univ.), Makoto Ikeda (d.lab)
  14:15-14:30 Break ( 15 min. )
Fri, Mar 6 PM 
14:30 - 15:45
(38) 14:30-14:55 A Test Generation Method for Resistive Open Faults Using Partial MAX-SAT solver VLD2019-131 HWS2019-104 Hiroshi Yamazaki, Yuta Ishiyama, Tatsuma Matsuta, Toshinori Hosokawa (Nihon Univ.), Masayoshi Yoshimura (Kyoto Sangyo Univ.), Masayuki Arai (Nihon Univ.), Hiroyuki Yotsuyanagi, Masaki Hashizume (Tokushima Univ.)
(39) 14:55-15:20 On evaluation of logic locking method based on Affine transformation VLD2019-132 HWS2019-105 Yusuke Matsunaga (Kyushu Univ.)
(40) 15:20-15:45 NA VLD2019-133 HWS2019-106 Tomotaka Inoue, Kento Hasegawa, Nozomu Togawa (Waseda Univ.)
  15:45-16:00 Break ( 15 min. )
Fri, Mar 6 PM 
16:00 - 17:40
(41) 16:00-16:25 A Study on Acceleration of Convolution using Bit-serial Dot Product Units with Zero-bit Skipping VLD2019-134 HWS2019-107 Sora Isobe, Yoichi Tomioka (UoA)
(42) 16:25-16:50 A Study of FPGA Architectures for Deep Neural Network in Control devices VLD2019-135 HWS2019-108 Ryo Yamamoto, Hidetomo Iwagawa, Yoshihiro Ogawa (Mitsubishi Electric)
(43) 16:50-17:15 Performance Evaluation of Echo State Networks with Hardware Reservoirs VLD2019-136 HWS2019-109 Yuki Kume, Song Bian, Kenta Nagura, Takashi Sato (Kyoto Univ.)
(44) 17:15-17:40 Circuit Architecture Exploration for Optical Neural Network based on Integrated Nanophotonics VLD2019-137 HWS2019-110 Naoki Hattori, Yutaka Masuda, Tohru Ishihara (Nagoya Univ.), Jun Shiomi (Kyoto Univ.), Akihiko Shinya, Masaya Notomi (NTT)
Sat, Mar 7 AM 
10:30 - 11:45
(45) 10:30-10:55 Causes of Entropy Loss on Non-IID PUFs and their Entropy Estimations (1) VLD2019-138 HWS2019-111 Mitsuru Shiozaki (Ritsumeikan Univ.), Yohei Hori (AIST), Shunsuke Okura, Masayoshi Shirahata, Takeshi Fujino (Ritsumeikan Univ.)
(46) 10:55-11:20 Causes of Entropy Loss on Non-IID PUFs and their Entropy Estimations (2) VLD2019-139 HWS2019-112 Mitsuru Shiozaki (Ritsumeikan Univ.), Yohei Hori (AIST), Shunsuke Okura, Masayoshi Shirahata, Takeshi Fujino (Ritsumeikan Univ.)
(47) 11:20-11:45 Color Alteration Attacks on Lane Detection Function VLD2019-140 HWS2019-113 Fumiki Miyazono, Naoki Yoshida, Tsutomu Matsumoto (Yokohama National Univ.)
  11:45-13:00 Lunch Break ( 75 min. )
Sat, Mar 7 PM 
13:00 - 14:40
(48) 13:00-13:25 An Inductive Impulse Self-Destructor in Sense-and-React Countermeasure Against Physical Attacks VLD2019-141 HWS2019-114 Sho Tada, Kohei Matsuda, Makoto Nagata (Kobe Univ.), Kazuo Sakiyama (UEC), Noriyuki Miura (Kobe Univ.)
(49) 13:25-13:50 Side-channel leakage evaluation of cryptographic module by IC chip level power supply noise simulation VLD2019-142 HWS2019-115 Kazuki Yasuda, Kazuki Monta, Akihiro Tsukioka, Noriyuki Miura, Makoto Nagata (Kobe Univ), Karthik Srinivasan, Shan Wan, Lagn Lin, Ying-Shiun Li, Norman Chang (ANSYS)
(50) 13:50-14:15 Light-Weight Design Methodology of Bulk Current Sensor Against Laser Fault Injection Attack on Cryptographic Processor VLD2019-143 HWS2019-116 Yuki Yamashita, Kohei Matsuda, Makoto Nagata, Noriyuki Miura (Kobe Univ.)
(51) 14:15-14:40 Algorithm and Architecture Design for Fully Homomorphic Encryption Hardware VLD2019-144 HWS2019-117 Shotaro Sugiyama, Makoto Ikeda (Tokyo Univ.)

Announcement for Speakers
General TalkEach speech will have 20 minutes for presentation and 5 minutes for discussion.

Contact Address and Latest Schedule Information
VLD Technical Committee on VLSI Design Technologies (VLD)   [Latest Schedule]
Contact Address Yukihide Kohira (Univ. of Aizu)
E--mail: u-ai 
Announcement See also VLD's homepage:
http://www.ieice.org/~vld/
HWS Technical Committee on Hardware Security (HWS)   [Latest Schedule]
Contact Address Noriyuki Miura(Kobe University), Hiroki Kunii(SECOM)
E--mail:hws-c 


Last modified: 2020-02-27 11:25:43


Notification: Mail addresses are partially hidden against SPAM.

[Download Paper's Information (in Japanese)] <-- Press download button after click here.
 
[Cover and Index of IEICE Technical Report by Issue]
 

[Presentation and Participation FAQ] (in Japanese)
 

[Return to VLD Schedule Page]   /   [Return to HWS Schedule Page]   /  
 
 Go Top  Go Back   / [HTML] / [HTML(simple)] / [TEXT]  [Japanese] / [English] 


[Return to Top Page]

[Return to IEICE Web Page]


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan