IEICE Technical Report

Print edition: ISSN 0913-5685      Online edition: ISSN 2432-6380

Volume 114, Number 223

Reconfigurable Systems

Workshop Date : 2014-09-18 - 2014-09-19 / Issue Date : 2014-09-11

[PREV] [NEXT]

[TOP] | [2011] | [2012] | [2013] | [2014] | [2015] | [2016] | [2017] | [Japanese] / [English]

[PROGRAM] [BULK PDF DOWNLOAD]


Table of contents

RECONF2014-17
[Invited Talk] Architecture Development for the Real-time Computer-Aided Diagnosis of Colorectal Endoscopic Images with NBI Magnification
Tetsushi Koide (Hiroshima Univ.)
pp. 1 - 6

RECONF2014-18
Prototype of fault tolerant FPGA using 65nm CMOS process
Motoki Amagasaki, Takuya Kajiwara, Kentaro Fujisawa, Qian Zhao, Masahiro Iida, Morihiro Kuga, Toshinori Sueyoshi (Kumamoto Univ.)
pp. 7 - 12

RECONF2014-19
A study of run-time fault detection mechanism for fault-tolerant FPGAs
Kentaro Fujisawa, Motoki Amagasaki, Masahiro Iida, Morihiro Kuga, Toshinori Sueyoshi (Kumamoto Univ.)
pp. 13 - 18

RECONF2014-20
Radiation tolerance of a holographic memory part on an optically reconfigurable gate array
Retsu Moriwaki, Hiroyuki Ito (Shizuoka Univ.), Akira Maekawa (Kobe City College of Tech.), Minoru Watanabe (Shizuoka Univ.), Akifumi Ogiwara (Kobe City College of Tech.)
pp. 19 - 22

RECONF2014-21
Challenge for Ultrafast 10K-Node NoC emulation on FPGA
Thiem Van Chu, Shimpei Sato, Kenji Kise (Tokyo Inst. of Tech.)
pp. 23 - 28

RECONF2014-22
Dynamically reconfigurable protocol-processing hardware for communications SoC
Saki Hatta, Nobuyuki Tanaka, Satoshi Shigematsu (NTT)
pp. 29 - 34

RECONF2014-23
A Time-division Multiplexing Method of Inter-FPGA Signals for Multi-FPGA Systems with Various Topologies
Masato Inagi (Hiroshima City Univ.), Yuichi Nakamura (NEC), Yasuhiro Takashima (Univ. of Kitakyusyu), Shin'ichi Wakabayashi (Hiroshima City Univ.)
pp. 35 - 40

RECONF2014-24
On The Second Flex Power FPGA Chip with SOTB Transistors
Hanpei Koike (AIST), Chao Ma (Meiji Univ.), Masakazu Hioki, Yasuhiro Ogasahara (AIST), Toshiyuki Tsutsumi (Meiji Univ.), Tadashi Nakagawa, Toshihiro Sekigawa (AIST)
pp. 41 - 46

RECONF2014-25
Parallel-operation-oriented optically reconfigurable gate array
Takumi Fujimori, Minoru Watanabe (Shizuoka Univ.)
pp. 47 - 50

RECONF2014-26
[Invited Talk] Research & Development of FPGA Applications in A Company
Takefumi Miyoshi (e-trees.Japan)
pp. 51 - 56

RECONF2014-27
Building a Mixed Software Hardware Pipeline on CPU-FPGA Platforms
Takaaki Miyajima (Keio Univ.), David Thomas (ICL), Hideharu Amano (Keio Univ.)
pp. 57 - 62

RECONF2014-28
Evaluation and Implementation of the Calculation Feature to PEACH2
Takuya Kuhara, Takaaki Miyajima (Keio Univ.), Toshihiro Hanawa (Univ. of Tokyo), Hideharu Amano (Keio Univ.)
pp. 63 - 68

RECONF2014-29
GRAPE9-MPX: A development of an accelerator dedicated for arbitrary-precision arithmetic by the FPGA boards
Shinji Motoki (KEK), Hiroshi Daisaka (Hitotsubashi Univ.), Naohito Nakasato (Univ. of Aizu), Tadashi Ishikawa, Fukuko Yuasa (KEK), Toshiyuki Fukushige, Atsushi Kawai (K & F Computing Research), Junichiro Makino (RIKEN/TITECH)
pp. 69 - 74

RECONF2014-30
Discussion for speed up of three-dimensional space imaging using sound waves
Keiko Oda, Akira Kojima, Kazuya Tanigawa, Tetsuo Hironaka (Hiroshima City Univ.)
pp. 75 - 80

RECONF2014-31
FPGA implementation of a Compact Processor Yukiyama for tiny SoC
Yuichi Watanabe, Kazuya Tanigawa, Tetsuo Hironaka (Hiroshima City Univ.)
pp. 81 - 86

RECONF2014-32
A Trial Hardware Design of a Recursive Function to Solve "OX game" by Code-Modification and High-Level Synthesis
Masashi Ohno, Yu Nakahara, Tomonori Izumi, Lin Meng (Ritsumeikan Univ.)
pp. 87 - 92

RECONF2014-33
Formal Verification System of Multi-clock Synchronous Circuits on Multimodal Logic
Shunji Nishimura, Motoki Amagasaki, Toshinori Sueyoshi (Kumamoto Univ.)
pp. 93 - 98

Note: Each article is a technical report without peer review, and its polished version will be published elsewhere.


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan