Print edition: ISSN 0913-5685 Online edition: ISSN 2432-6380
[TOP] | [2006] | [2007] | [2008] | [2009] | [2010] | [2011] | [2012] | [Japanese] / [English]
DC2007-67
ESD/Latch up Failure Analysis of CMOS LSI
-- Failure Mode Analysis with Atutual Data --
Hideo Kohinata, Masayuki Arai, Satoshi Fukumoto (Tokyo Metropolitan Univ.)
pp. 1 - 5
DC2007-68
Fault Diagnosis for Dyinamic Open Faults with Considering Adjacent Lines
Hiroshi Takahashi, Yoshinobu Higami, Takashi Aikyo, Syuhei Kadoyama, Tetsuya Watanabe, Yuzo Takamatsu (Ehime Univ.), Toshiyuki Tsutsumi, Kouji Yamazaki (Meiji Univ.), Hiroyuki Yotsuyanagi, Masaki Hashizume (Univ. of Tokushima)
pp. 7 - 12
DC2007-69
Diagnostic Test Generation for Transition Faults
Takashi Aikyo, Yoshinobu Higami, Hiroshi Takahashi, Toru Kikkawa, Yuzo Takamatsu (Ehime Univ.)
pp. 13 - 18
DC2007-70
Test Generation Method for Full Scan Circuit Using Multi Cycle Capture Test
Yusho Omori, Hiroshi Ogawa, Toshinori Hosokawa (Nihon Univ.), Masayoshi Yoshimura (Kyushu Univ.), Koji Yamazaki (Meiji Univ.)
pp. 19 - 24
DC2007-71
A variable n-detection test generation method to increase fault sensitization coverage and evaluation of its test quality
Takeshi Tomita, Toshinori Hosokawa (Nihon University), Koji Yamazaki (Meiji University)
pp. 25 - 31
DC2007-72
Note on Test Power Reduction for Scan-Based Hybrid BIST
Akifumi Suto, Masayuki Arai, Kazuhiko Iwasaki (Tokyo Metro. Univ.)
pp. 33 - 38
DC2007-73
Secure Scan Design Based on Ballanced Structure
Muneo Hasegawa, Michiko Inoue, Hideo Fujiwara (NAIST)
pp. 39 - 44
DC2007-74
Fault Secure Property for Soft Error on FPGA Using Two-Rail Logic
Takehiro Miura, Kazuteru Namba, Hideo Ito (Chiba Univ.)
pp. 45 - 50
DC2007-75
Synthesis of Fault Secure Datapaths with DFG Restructuring
Hirotaka Shiomichi (Hiroshima City Univ.), Yuki Yoshikawa, Hideyuki Ichihara, Tomoo Inoue (Hiroshima City)
pp. 51 - 56
DC2007-76
An evaluation of encryption LSI testability against scan based attack
Yuma Ito, Masayoshi Yoshimura, Hiroto Yasuura (Kyushu Univ.)
pp. 57 - 62
DC2007-77
RTL False Path Identification Using High Level Synthesis Information
Naotsugu Ikeda, Satoshi Ohtake, Michiko Inoue, Hideo Fujiwara (NAIST)
pp. 63 - 68
DC2007-78
A Test Generation Methods for State Observable FSMs to Increase Defect Coverage Under Test Length Constraint
Ryoichi Inoue, Toshinori Hosokawa (Nihon Univ.), Hideo Fujiwara (NAIST)
pp. 69 - 76
DC2007-79
Comparison of exact solutions and greedy solutions in static test compaction
Kei Yagisawa, Koji Yamazaki (Meiji Univ.), Toshinori Hosokawa (Nihon Univ.), Hisao Tamaki (Meiji Univ.)
pp. 77 - 82
DC2007-80
Current dissipation of Test pattern generators using ATPG vectors
Hidekazu Tsuchiya, Takaya Abe, Takeshi Asakawa (Tokai univ.)
pp. 83 - 88
DC2007-81
Note on Testing of RF Transmitter Considering Component Variation
Tatsuro Endo, Masayuki Arai, Kazuhiko Iwasaki (Tokyo Metro. Univ.)
pp. 89 - 94
DC2007-82
Fault Diagnosis of Analog Circuits by Using Multiple Transistors and Data Samplings
Jiro Kato, Yukiya Miura (Tokyo Metropolitan Univ.)
pp. 95 - 100
DC2007-83
A Self-Correction Method for Periodic Signals
Yukiya Miura (Tokyo Metropolitan Univ.)
pp. 101 - 106
Note: Each article is a technical report without peer review, and its polished version will be published elsewhere.