IEICE Technical Committee Submission System
Conference Schedule
Online Proceedings
[Sign in]
Tech. Rep. Archives
    [Japanese] / [English] 
( Committee/Place/Topics  ) --Press->
 
( Paper Keywords:  /  Column:Title Auth. Affi. Abst. Keyword ) --Press->

All Technical Committee Conferences  (Searched in: All Years)

Search Results: Conference Papers
 Conference Papers (Available on Advance Programs)  (Sort by: Date Descending)
 Results 21 - 40 of 111 [Previous]  /  [Next]  
Committee Date Time Place Paper Title / Authors Abstract Paper #
PRMU, BioX 2019-03-18
15:50
Tokyo   BioX2018-65 PRMU2018-169  [more] BioX2018-65 PRMU2018-169
p.205
HWS, VLD 2019-02-27
13:55
Okinawa Okinawa Ken Seinen Kaikan Set-Pair Routing Algorithm with Selective Pin-Pair Connections
Kano Akagi, Shimpei Sato, Atsushi Takahashi (Tokyo Tech) VLD2018-99 HWS2018-62
We propose a set-pair routing algorithm which efficiently generates a length matched routing pattern. In our algorithm, ... [more] VLD2018-99 HWS2018-62
pp.37-42
HWS, VLD 2019-02-28
13:55
Okinawa Okinawa Ken Seinen Kaikan Model Compression for ECG Signals Outlier Detection Hardware trained by Sparse Robust Deep Autoencoder
Naoto Soga, Shimpei Sato, Hiroki Nakahara (Titech) VLD2018-114 HWS2018-77
In recent years, portable electrocardiographs and wearable devices have begun to spread so that electrocar- diogram (ECG... [more] VLD2018-114 HWS2018-77
pp.127-132
IPSJ-SLDM, RECONF, VLD, CPSY, IPSJ-ARC [detail] 2019-01-30
10:30
Kanagawa Raiosha, Hiyoshi Campus, Keio University On Delay Optimization for Improving General Synchronous Performance
Eijiro Sassa, Shimpei Sato, Atsushi Takahashi (Tokyo Tech) VLD2018-72 CPSY2018-82 RECONF2018-46
 [more] VLD2018-72 CPSY2018-82 RECONF2018-46
pp.1-6
IPSJ-SLDM, RECONF, VLD, CPSY, IPSJ-ARC [detail] 2019-01-30
13:30
Kanagawa Raiosha, Hiyoshi Campus, Keio University A CNN with a Noise Addition for Efficient Implementation on an FPGA
Atsuki Munakata, Shimpei Satou, Hiroki Nakahara (Tokyo Tech) VLD2018-75 CPSY2018-85 RECONF2018-49
This article is a technical report without peer review, and its polished and/or extended version may be published elsewh... [more] VLD2018-75 CPSY2018-85 RECONF2018-49
pp.19-24
OFT 2019-01-17
15:40
Kagoshima Tanegashima space center, Nishinoomote Civic Hall Innovative Wiring Solution Using Ultra-high Density Optical Cables for Data Centers
Soichiro Kaneko, Shinnosuke Sato, Koji Tomikawa, Ken Osato (Fujikura) OFT2018-66
 [more] OFT2018-66
pp.23-28
VLD, DC, CPSY, RECONF, CPM, ICD, IE, IPSJ-SLDM, IPSJ-EMB, IPSJ-ARC
(Joint) [detail]
2018-12-05
10:20
Hiroshima Satellite Campus Hiroshima An FPGA implementation of Tri-state YOLOv2 using Intel OpenCL
Youki Sada, Masayuki Shimoda, Shimpei Sato, Hiroki Nakahara (titech) RECONF2018-35
Since the convolutional neural network has a high-performance recognition accuracy,
it is expected to implement variou... [more]
RECONF2018-35
pp.7-12
VLD, DC, CPSY, RECONF, CPM, ICD, IE, IPSJ-SLDM, IPSJ-EMB, IPSJ-ARC
(Joint) [detail]
2018-12-06
10:55
Hiroshima Satellite Campus Hiroshima A Tiny Memory implementation on an FPGA using Feature-Map Separable Convolution Technique
Akira Jinguji, Simpei Sato, Hiroki Nakahara (titech) RECONF2018-41
Object detection and image recognition using a convolutional neural network (CNN) are used in embedded systems. Embedded... [more] RECONF2018-41
pp.39-44
VLD, DC, CPSY, RECONF, CPM, ICD, IE, IPSJ-SLDM, IPSJ-EMB, IPSJ-ARC
(Joint) [detail]
2018-12-06
11:20
Hiroshima Satellite Campus Hiroshima Hardware implementation of ECG signals outlier detector trained by Sparse Robust Deep Autoencoder
Naoto Soga, Shimpei Sato, Hiroki Nakahara (Titech) RECONF2018-42
Current ECG outlier detection is rule-based, there are many false positives, and it is necessary to study a new outlier ... [more] RECONF2018-42
pp.45-50
CPSY, DC, IPSJ-ARC
(Joint) [detail]
2018-08-01
17:00
Kumamoto Kumamoto City International Center A Deep Neuro-Fuzzy for False Negatives Reduction on an FPGA
Masayuki Shimoda, Shimpei Sato, Nakahara Hiroki (titech) CPSY2018-29
 [more] CPSY2018-29
pp.211-216
RECONF 2018-05-25
16:00
Tokyo GATE CITY OHSAKI Efficient Object Detection with Event-Driven camera and its implementation on an FPGA
Masayuki Shimoda, Shimpei Sato, Hiroki Nakahara (titech) RECONF2018-17
We propose an object detection system using a sliding window method for an event-driven camera
which outputs a subtrac... [more]
RECONF2018-17
pp.81-86
RECONF 2018-05-25
16:25
Tokyo GATE CITY OHSAKI An Implementation of an Object Detector on an FPGA
Hiroki Nakahara, Masayuki Shimoda, Shimpei Sato (Titech) RECONF2018-18
 [more] RECONF2018-18
pp.87-92
PRMU, BioX 2018-03-18
16:45
Tokyo   Evaluation of the Shot Boundary Detection Method based on Unsupervised Learning from Video Big Data
Norio Katayama, Hiroshi Mo, Shin'ichi Satoh (NII) BioX2017-53 PRMU2017-189
Video data is a sequence of video frames and their temporal continuity
is an essential property of video stream. In th... [more]
BioX2017-53 PRMU2017-189
pp.103-108
IPSJ-ARC, VLD, CPSY, RECONF, IPSJ-SLDM [detail] 2018-01-18
09:40
Kanagawa Raiosha, Hiyoshi Campus, Keio University All Binarized Conventional Neural Network and its Implementation on an FPGA -- FPT2017 Design Competition Report --
Masayuki Shimoda, Shimpei Sato, Hiroki Nakahara (titech) VLD2017-63 CPSY2017-107 RECONF2017-51
 [more] VLD2017-63 CPSY2017-107 RECONF2017-51
pp.7-11
IPSJ-ARC, VLD, CPSY, RECONF, IPSJ-SLDM [detail] 2018-01-18
10:05
Kanagawa Raiosha, Hiyoshi Campus, Keio University An Implementation of a Binarized Deep learning Neural Network on an FPGA using the Intel OpenCL
Takumu Uyama, Tomoya Fujii, Haruyoshi Yonekawa, Shimpei Sato, Hiroki Nakahara (Titech) VLD2017-64 CPSY2017-108 RECONF2017-52
 [more] VLD2017-64 CPSY2017-108 RECONF2017-52
pp.13-18
VLD, DC, CPSY, RECONF, CPM, ICD, IE, IPSJ-SLDM, IPSJ-EMB, IPSJ-ARC
(Joint) [detail]
2017-11-08
15:30
Kumamoto Kumamoto-Kenminkouryukan Parea A Study on Target Pin-Pairs Selection for Set-Pair Routing
Kano Akagi, Shimpei Sato, Atsushi Takahashi (Tokyo Tech.) VLD2017-59 DC2017-65
 [more] VLD2017-59 DC2017-65
pp.235-240
RECONF 2017-09-25
14:20
Tokyo DWANGO Co., Ltd. A Memory Reduction with Neuron Pruning for a Binarized Deep Convolutional Neural Network: Its FPGA Realization
Tomoya Fujii, Shimpei Sato, Hiroki Nakahara (Tokyo Inst. of Tech.) RECONF2017-26
For a pre-trained deep convolutional neural network (CNN)
for an embedded system, a high-speed and a low power consumpt... [more]
RECONF2017-26
pp.25-30
RECONF 2017-09-26
10:00
Tokyo DWANGO Co., Ltd. GUINNESS: A GUI based Binarized Deep Neural Network Framework for an FPGA
Hiroki Nakahara, Haruyoshi Yonekawa, Tomoya Fujii, Masayuki Shimoda, Shimpei Sato (Tokyo Inst. of Tech.) RECONF2017-31
 [more] RECONF2017-31
pp.51-56
SDM, ICD, ITE-IST [detail] 2017-08-02
10:15
Hokkaido Hokkaido-Univ. Multimedia Education Bldg. SDM2017-43 ICD2017-31 (To be available after the conference date) [more] SDM2017-43 ICD2017-31
pp.101-106
CPSY, DC, IPSJ-ARC
(Joint) [detail]
2017-07-27
15:45
Akita Akita Atorion-Building (Akita) Consideration of All Binarized Convolutional Neural Network
Masayuki Shimoda, Tomoya Fujii, Haruyoshi Yonekawa, Shimpei Sato, Hiroki Nakahara (Tokyo Inst. of Tech.) CPSY2017-28
A pre-trained convolutional neural network (CNN) is a feed-forward computation perspective, which is widely used for the... [more] CPSY2017-28
pp.131-136
 Results 21 - 40 of 111 [Previous]  /  [Next]  
Choose a download format for default settings. [NEW !!]
Text format pLaTeX format CSV format BibTeX format
Copyright and reproduction : All rights are reserved and no part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopy, recording, or any information storage and retrieval system, without permission in writing from the publisher. Notwithstanding, instructors are permitted to photocopy isolated articles for noncommercial classroom use without fee. (License No.: 10GA0019/12GB0052/13GB0056/17GB0034/18GB0034)


[Return to Top Page]

[Return to IEICE Web Page]


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan