Print edition: ISSN 0913-5685 Online edition: ISSN 2432-6380
[TOP] | [2016] | [2017] | [2018] | [2019] | [2020] | [2021] | [2022] | [Japanese] / [English]
CPSY2019-52
Honda Koki, Wei Kaijie (Keio Univ.), Arai Masatoshi (Saitama Univ.), Amano Hideharu (Keio Univ.)
pp. 1 - 5
CPSY2019-53
Task offloading from vector processor to FPGA through PCIe connection
Kohei Hijikata (Tohoku Univ.), Tomohiro Ueno (RIKEN), Ryusuke Egawa, Hiroyuki Takizawa (Tohoku Univ.), Kentaro Sano (RIKEN)
pp. 7 - 11
CPSY2019-54
DDR4 SDRAM controller for real-time processing
So Haramura, Nobuyuki Yamasaki (Keio Univ.)
pp. 13 - 17
CPSY2019-55
A Consideration of NAT Traversal Function for MPI Runtime Environment on Android OS
Masahiro Nissato, Kanemitsu Ootsu, Takashi Yokota (Utsunomiya Univ.)
pp. 19 - 24
CPSY2019-56
(See Japanese page.)
pp. 25 - 30
CPSY2019-57
Implementation and Evaluation of a Router on a Multi-FPGA System
Tomoki Shimizu, Kohei Ito, Kensuke Iizuka, Yugo Yamauchi, Kazuei Hironaka, Hideharu Amano (Keio Univ.)
pp. 31 - 36
CPSY2019-58
Performance Evaluation of Using Multi-Switch on a Multi-FPGA System
Kohei Ito, Kensuke Iizuka, Yugo Yamauchi, Kazuei Hironaka (Keio Univ.), Yao Hu, Michihiro Koibuchi (NII), Hideharu Amano (Keio Univ.)
pp. 37 - 42
CPSY2019-59
Increasing Test Variation for C Compilers by Equivalent Mutant Generation
Hiroki Maeda, Nagisa ishiura (Kwansei Gakuin Univ.)
pp. 43 - 48
CPSY2019-60
Mutation Fuzzing Based on Type Estimation of Data Items Utilizing Data Writer
Yoko Higuchi, Nagisa Ishiura, Namba Noriyuki (Kwansei Gakuin Univ.)
pp. 49 - 53
CPSY2019-61
On logic locking method with affine transformation
Yusuke Matsunaga (Kyushu Univ.)
pp. 55 - 59
CPSY2019-62
A Comparison of Filter for Convolutional Neural Network towards Hardware Implementation
Kosuke Akimoto, Youki Sada, Shimpei Sato, Hiroki Hakahara (Tokyo Tech)
pp. 61 - 66
CPSY2019-63
Many Universal Convolution Cores for Ensemble Sparse Convolutional Neural Networks
Ryosuke Kuramochi, Youki Sada, Masayuki Shimoda, Shimpei Sato, Hiroki Nakahara (Titech)
pp. 67 - 72
CPSY2019-64
An FPGA Implementation of Monocular Depth Estimation
Youki Sada, Masayuki Shimoda, Shimpei Sato, Hiroki Nakahara (titech)
pp. 73 - 78
CPSY2019-65
An Efficient Cooperative Model Update using On-Device Learning
Rei Ito, Mineto Tsukada, Hiroki Matsutani (Keio Univ.)
pp. 79 - 84
CPSY2019-66
A Light-Weight Reinforcement Learning using Online Sequential Learning
Hirohisa Watanabe, Mineto Tsukada, Hiroki Matsutani (Keio Univ.)
pp. 85 - 90
CPSY2019-67
Memory access optimization for convolution with scheduling transformations of dependence graphs
Takayuki Todokoro, Kenshu Seto (TCU)
pp. 99 - 104
CPSY2019-68
Full Hardware Synthesis of FreeRTOS-Based Systems
Wakako Nakano, Nagisa Ishiura (Kwansei Gakuin Univ.), Hiroyuki Tomiyama (Ritsumeikan Univ.), Hiroyuki Kanbara (ASTEM)
pp. 105 - 110
CPSY2019-69
Binary Synthesis from RISC-V Executables
Shoki Hamana, Nagisa Ishiura (Kwansei Gakuin Univ.)
pp. 111 - 115
CPSY2019-70
Design and implementation of a RISC-V computer system running Linux in Verilog HDL
Junya Miura, Hiromu Miyazaki, Kenji Kise (Tokyo Tech)
pp. 117 - 122
CPSY2019-71
Design and implementation of a RISC-V soft processor adopting five-stage pipelining
Hiromu Miyazaki, Takuto Kanamori, Md Ashraful Islam, Kenji Kise (Tokyo Tech)
pp. 123 - 128
CPSY2019-72
(See Japanese page.)
pp. 129 - 134
CPSY2019-73
Study of a Simplified Digital Spiking Neuron and Its FPGA Implementation
Tomohiro Yoneda (NII)
pp. 135 - 140
CPSY2019-74
FPGA-based Stream Data Aggregation for Large Sliding-Windows
Masaki Osaka (UEC), Masato Yoshimi (TIS), Celimuge Wu, Tsutomu Yoshinaga (UEC)
pp. 141 - 146
CPSY2019-76
Accelerating 2D LiDAR SLAM Algorithm using FPGA
Keisuke Sugiura, Hiroki Matsutani (Keio Univ.)
pp. 151 - 156
CPSY2019-77
(See Japanese page.)
p. 157
CPSY2019-78
A Case Study of Development of Signal Processing Systems with RFSoC
Ryohei Niwase (e-trees), Makoto Negoro, Yuta Kawai (Osaka Univ.), Takefumi Miyoshi (e-trees)
pp. 159 - 163
CPSY2019-79
Quantum control of electron spin qubit with RFSoC
Yuta Kawai, Takato Koide, Hiroki Imawaka, Koichiro Miyanishi (Osaka Univ.), Ryohei Niwase, Takefumi Miyoshi (e-trees), Makoto Negoro, Akinori Kagawa (Osaka Univ.)
pp. 165 - 167
CPSY2019-80
Virtual-Channel Implementation on Communication Circuit of FPGA Cluster by Qsys Interconnect
Naohisa Fukase, Akihisa Furuiti, Yasuyuki Miura, Tsukasa-Pierre Nakao (SIT)
pp. 169 - 174
CPSY2019-81
Parameter Aggregation using Software Switch for Multi-GPU Deep Learning
Masaki Furukawa, Tomoya Itsubo, Hiroki Matsutani (Keio Univ.)
pp. 175 - 180
CPSY2019-82
Implementation of high speed rainbow table generation using Keccak hashing algorithm on CUDA
Nguyen Dat Thuong, Keisuke Iwai, Takashi Matsubara, Takakazu Kurokawa (NDA)
pp. 181 - 186
CPSY2019-83
Prioritized Resource Management for Reservation Stations
Shota Nakabeppu, Nobuyuki Yamasaki (Keio Univ.)
pp. 187 - 191
CPSY2019-84
An FPGA implementation of arc-sine high-radix CORDIC algorithm
Hiroshi Matsuoka, Naofumi Takagi (Kyoto Univ.), Kazuyoshi Takagi (Mie Univ.)
pp. 193 - 197
CPSY2019-85
Edge detection algorithms using stochastic architectures for various images
Naoto Shinozaki, Kimiyoshi Usami (SIT)
pp. 199 - 204
CPSY2019-86
An Approach to Approximate Multiplier Optimization
Xinpei Zhang, Amir Masoud Gharehbaghi, Masahiro Fujita (Univ. Tokyo)
pp. 205 - 210
CPSY2019-87
Partial synthesis method based on Column-wise verification for integer multipliers
Jian Gu, Amir Masoud Gharehbaghi, Masahiro Fujita (UTokyo)
pp. 211 - 216
CPSY2019-88
Measuring SER by Neutron Irradiation Between Volatile SRAM-based and Nonvolatile Flash-based FPGAs
Yuya Kawano, Yuto Tsukita, Jun Furuta, Kazutoshi Kobayashi (KIT)
pp. 217 - 222
CPSY2019-89
(See Japanese page.)
pp. 223 - 227
CPSY2019-90
(See Japanese page.)
pp. 229 - 232
CPSY2019-91
Study of stacked type logic LSI with fabrication technology of 3D flash memory.
Fumiya Suzuki, Shigeyoshi Watanabe (Shonan Inst of Tech.)
pp. 233 - 238
Note: Each article is a technical report without peer review, and its polished version will be published elsewhere.