IEICE Technical Report

Print edition: ISSN 0913-5685      Online edition: ISSN 2432-6380

Volume 116, Number 95

Signal Processing

Workshop Date : 2016-06-16 - 2016-06-17 / Issue Date : 2016-06-09

[PREV] [NEXT]

[TOP] | [2013] | [2014] | [2015] | [2016] | [2017] | [2018] | [2019] | [Japanese] / [English]

[PROGRAM] [BULK PDF DOWNLOAD]


Table of contents

SIP2016-35
Hardware Trojan Identification based on Netlist Features using Neural Networks
Kento Hasegawa, Masao Yanagisawa, Nozomu Togawa (Waseda Univ.)
pp. 1 - 6

SIP2016-36
Verification Experiment of Scan-based Attack against a Trivium Cipher Circut
Daisuke Oku, Masao Yanagisawa, Nozomu Togawa (Waseda Univ.)
pp. 7 - 12

SIP2016-37
Automatic Test Pattern Generation for Multiple Stuck-At Faults: When Testing for Single Faults is Insufficient
Conrad JinYong Moore, Amir Masoud Gharehbaghi, Masahiro Fujita (Univ. of Tokyo)
pp. 13 - 18

SIP2016-38
On random test pattern generation algorithm considering signal transition activities
Yusuke Matsunaga (Kyushu Univ.)
pp. 19 - 22

SIP2016-39
A descriptor system representation of circuit equations based on the reduced incidence matrix
Daisuke Saito, Toshikazu Sekine, Yasuhiro Takahashi (Gifu Univ.)
pp. 23 - 28

SIP2016-40
Hardware Implementation of Stochastic Gammatone Filter
Naoya Onizawa, Shunsuke Koshita, Shuichi Sakamoto, Masahide Abe, Masayuki Kawamata, Takahiro Hanyu (Tohoku Univ.)
pp. 29 - 34

SIP2016-41
A method of reducing amount of operations on the bit serial multiply-accumulator and its application
Daichi Okamoto (Okayama Prefectural Univ.), Masafumi Kondo (Kawasaki Univ. of Medical Welfare), Yoshihiro Sejima, Tomoyuki Yokogawa, Kazutami Arimoto, Yoichiro Sato (Okayama Prefectural Univ.)
pp. 35 - 40

SIP2016-42
Significance Analysis for Edges in a Graph by means of Leveling Variables on Nodes
Kento Hamada, Norihiko Shinomiya (Soka Univ.)
pp. 41 - 45

SIP2016-43
[Panel Discussion] The Role of System and Signal Processing Subsociety -- Encouragement and Development of Young Researchers --
Yoshinobu Kajikawa (Kansai Univ.), Shunsuke Koshita (Tohoku Univ.), Takashi Takenaka (NEC), Yuichi Tanaka (TUAT), Satoshi Yamane (Kanazawa Univ.)
p. 47

SIP2016-44
Spectral Analysis of Universal Register Machine on Game of LIFE
Shigeru Ninagawa (KIT)
pp. 49 - 54

SIP2016-45
A Strategy for AP Selection with Mutual Concession in Sustainable Heterogeneous Wireless Networks
Hideo Kobayashi, Eiichi Kameda, Yoshiaki Terashima, Norihiko Shinomiya (Soka Univ.)
pp. 55 - 60

SIP2016-46
Controllability Analysis of Boolean Networks Focusing on Attractors
Koichi Kobayashi (Hokkaido Univ.)
pp. 61 - 66

SIP2016-47
Inverse Tone Mapping Based on Reinhard's Tone Mapping Operator
Yuma Kinoshita, Sayaka Shiota, Hitoshi Kiya (Tokyo Metro. Univ.)
pp. 67 - 72

SIP2016-48
A generation scheme of random unitary matrices for template protection
Yuko Saito, Sayaka Shiota, Hitoshi Kiya (Tokyo Metropolitan Univ.)
pp. 73 - 78

SIP2016-49
Image retrieval in JPEG 2000 codestream domain by a deep learning approach
Yusuke Sugawara (Tokyo Metropolitan Univ), Osamu Watanabe (Takushoku Univ), Sayaka Shiota, Hitoshi Kiya (Tokyo Metropolitan Univ)
pp. 79 - 84

SIP2016-50
Improvement of restore accuracy of the Non-Uniformed Sampling method using nonlinear optimization
Koki Degura (Tokyo Univ of Science), Tomoki Nakao (JEOL RESONANCE Co., Ltd.), Yuho Tanaka, Toshihiro Furukawa (Tokyo Univ of Science)
pp. 85 - 89

SIP2016-51
A Study on Sound Source Tracking via Two Microphones Based on MUSIC
Kenta Omiya, Kenji Suyama (Tokyo Denki Univ.)
pp. 91 - 96

SIP2016-52
Line selection to reduce store-energy in MTJ-based non-volatile caches
Takamasa Fukasawa, Kimiyoshi Usami (SIT)
pp. 97 - 102

SIP2016-53
Design and Evaluation of MTJ-based Standard Cell Memory
Junya Akaike, Masaru Kudo, Kimiyoshi Usami (SIT)
pp. 103 - 108

SIP2016-54
A Parallel Adder Circuit based on Optical Pass-gate Logic and Its Evaluation with Optoelectronic Circuit Simulator
Tohru Ishihara (Kyoto Univ.), Akihiko Shinya (NTT), Koji Inoue (Kyushu Univ.), Kengo Nozaki, Masaya Notomi (NTT)
pp. 109 - 114

SIP2016-55
An FPGA Implementation of Real-time Optical Flow Estimation Processor
Yu Suzuki, Masato Ito, Satoshi Kanda, Tetsuya Matsumura (Nihon Univ.), Kousuke Imamura, Yoshio Matsuda (Kanazawa Univ.)
pp. 115 - 120

SIP2016-56
After the Symposium "Case Studies and Open Problems in Digital Signal Processing Education"
Shunsuke Koshita (Tohoku Univ.), Kenji Suyama (Tokyo Denki Univ.)
pp. 121 - 124

SIP2016-57
Equivalent Circuit Approach for Wave Propagation in Graphene-based Structures
Hirofumi Sanada, Hiroki Matsuzaki, Naofumi Wada, Megumi Takezawa (HUS)
pp. 125 - 128

SIP2016-58
A weighted graph representation for new joint of technical committee conferences
Yoshihiro Kaneko, Katsuaki Nakajima (Gifu Univ.)
pp. 129 - 132

SIP2016-59
A Design Method of IIR Filters by Adjusting Design Specification
Kenzo Yamamoto, Kenji Suyama (Tokyo Denki Univ.)
pp. 133 - 138

SIP2016-60
A Study on Trajectory Estimation using Spatial Mapping of Microwave Doppler Signals
Motoko Tachibana, Kurato Maeno (OKI)
pp. 139 - 144

SIP2016-61
Simultaneous Adaptation of Kernel Centers and Width for Kernel Adaptive Filter
Tomoya Wada, Toshihisa Tanaka (TUAT)
pp. 145 - 150

SIP2016-62
Decoding of Cortical Entrainment when Listening to Natural Music
Yuiko Kumagai, Toshihisa Tanaka (TUAT)
pp. 151 - 156

SIP2016-63
Study on Feedforward ANC system with Virtual sensing technique
Shoma Edamoto, Chuang Shi, Yosinobu Kajikawa (Kansai Univ.)
pp. 157 - 160

SIP2016-64
Decoding of Rhythm Imagery from EEG
Haruki Okawa, Kaori Suefusa, Toshihisa Tanaka (TUAT)
pp. 161 - 166

SIP2016-65
Clock Distribution Network with Multiple Source Buffers for Stacked Chips
Nanako Niioka, Masashi Imai, Kaoru Furumi, Atsushi Kurokawa (Hirosaki Univ.)
pp. 167 - 172

SIP2016-66
Thermal Analysis in 3D ICs
Kaoru Furumi, Masashi Imai, Nanako Niioka, Atsushi Kurokawa (Hirosaki Univ.)
pp. 173 - 178

SIP2016-67
A Study on Fault Tolerant Features of Asynchronous Circuits using Voted-enable Latches
Masashi Imai (Hirosaki Univ.), Tomohiro Yoneda (NII)
pp. 179 - 184

SIP2016-68
Tamper Resistant Asynchronous Pipeline Circuits using Random Delay Elements
Daiki Toyoshima, Atsushi Kurokawa, Masashi Imai (Hirosaki Univ.)
pp. 185 - 190

SIP2016-69
On Study of Data Reliability of Threshold Sensing with Majority Circuit
Akito Hoshide, Bo Liu, Takuro Ishida, Shigetoshi Nakatake (Univ. of Kitakyushu)
pp. 191 - 196

SIP2016-70
Analog Characterization Module based on A/D and D/A Converters
Daishi Isogai, Bo Liu, Futa Yoshinaka, Shigetoshi Nakatake (Univ. of Kitakyushu)
pp. 197 - 202

SIP2016-71
Soft-Coupling Module with A/D and D/A Converters
Futa Yoshinaka, Bo Liu, Daishi Isogai, Shigetoshi Nakatake (univ.kitakyushu)
pp. 203 - 208

Note: Each article is a technical report without peer review, and its polished version will be published elsewhere.


The Institute of Electronics, Information and Communication Engineers (IEICE), Japan